Received 18 June 2017; revised 17 August 2017; accepted 15 September 2017. Date of current version 24 October 2017. The review of this paper was arranged by Editor E. Sangiorgi.

Digital Object Identifier 10.1109/JEDS.2017.2755499

# Performance Analysis of TaSiO<sub>x</sub> Inspired Sub-10 nm Energy Efficient In<sub>0.53</sub>Ga<sub>0.47</sub>As Quantum Well Tri-Gate Technology

## SARAT K. SALURU (Student Member, IEEE), JHENG-SIN LIU (Student Member, IEEE), AND MANTU K. HUDAIT<sup>®</sup> (Senior Member, IEEE)

Bradley Department of Electrical and Computer Engineering, Virginia Polytechnic Institute and State University, Blacksburg, VA 24061, USA CORRESPONDING AUTHOR: M. K. HUDAIT (e-mail: mantu@vt.edu)

The work of J.-S. Liu was supported by the National Science Foundation under Grant ECCS-1507950.

**ABSTRACT** In this paper, for the first time, the performance analysis of short channel In<sub>0.53</sub>Ga<sub>0.47</sub>As quantum well (QW) 3-D tri-gate technology with advanced high- $\kappa$  gate dielectric, TaSiO<sub>x</sub> is presented. We benchmark the projected performance of sub-10 nm In<sub>0.53</sub>Ga<sub>0.47</sub>As transistor technology as a function of fin width, fin aspect ratio, and gate length scaling based on present-day lithographic advancement aiding InGaAs QW tri-gate technology as a replacement to Si for sub-10 nm transistor technology. The highly scaled oxide (EOT ~ 12Å) while retaining superior interfacial properties (D<sub>it</sub> ~ 4 × 10<sup>11</sup> cm<sup>-2</sup>eV<sup>-1</sup>) provides higher ON current for given idle performance. Furthermore, the simulated In<sub>0.53</sub>Ga<sub>0.47</sub>As tri-gate transistor exhibits superior gate electrostatic control with low OFF-state current (I<sub>OFF</sub>) ~ 24.5 nA/ $\mu$ m, peak transconductance ( $g_m$ ) ~ 2 mS/ $\mu$ m and high  $I_{ON}/I_{OFF}$  ratio ~ 2.3 × 10<sup>3</sup>, aiding the case of alternate channel transistors for high-speed and low-power CMOS logic.

INDEX TERMS InGaAs, InGaAs/InAlAs heterojunctions, Fin field-effect transistors, tri-gate, simulation.

#### I. INTRODUCTION

The aggressive scaling of silicon (Si)-based CMOS logic has led to an unprecedented performance enhancement, while facing several technical challenges to work around the severity of an increased power density and idle leakage. A key solution utilized so far involved carrier mobility enhancement through the application of strain to the Si channel [1]. However, mobility enhancement through strained Si is bound to hit its limit due to strain relaxation once it reaches its critical layer thickness and hence, an alternate channel with higher carrier mobility will play a crucial role in effectively reducing the power density. III-V compound semiconductors have been the frontrunner to replace Si based n-channel metal-oxide-semiconductor field effect transistors (n-MOSFETs) due to its extremely high electron mobility compared to that of strained Si [2]. Furthermore, with scaling of transistor nodes, the semiconductor industry was pushed to employ Si based 3-D architecture at the 22 nm node to improve gate electrostatics [3]. In retrospect to this, III-V quantum well (QW) tri-gate device architecture has

been investigated extensively as a replacement to current Si technology [2], [4]. As the aggressive scaling of device dimensions makes current transistor technology more susceptible to short channel effects such as, drain induced barrier lowering (DIBL) and subthreshold slope (SS) degradation, novel solutions need to be employed to mitigate such technological hindrances. Improvement in gate electrostatics is an effective way to reduce short channel induced performance degradation. TaSiO<sub>x</sub> as a gate dielectric on alternate channel InGaAs material can exhibit superior interfacial quality with lower interface induced defects (D<sub>it</sub>) ~ 4x10<sup>11</sup> cm<sup>-2</sup>eV<sup>-1</sup> [4], which is on par with Al<sub>2</sub>O<sub>3</sub> [2]. Furthermore, TaSiO<sub>x</sub> is highly scalable demonstrating low gate leakage with an equivalent oxide thickness (EOT) ~ 12 Å [5].

In addition, the 3-D tri-gate architecture can induce high gate leakage due to the clustering of electric field lines at the corners of the fin [6]. In this paper, the tri-gate device with  $TaSiO_x$  as gate dielectric employing lattice matched  $In_{0.53}Ga_{0.47}As/In_{0.52}Al_{0.48}As$  system has been calibrated to be further scaled down and hence predict short channel

Personal use is also permitted, but republication/redistribution requires IEEE permission.

See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.

device performance using TCAD's self-consistent solver coupled with the modified local density approximation (MLDA) quantization model [7], [8]. The model is calibrated with reported TaSiO<sub>x</sub>/InGaAs results [2], [4], [5] to further conduct a performance benchmarking analysis of sub-10 nm  $In_{0.53}Ga_{0.47}As$  QW 3-D tri-gate technology based on current day lithographic limitations.

#### II. DEVICE STRUCTURES AND PHYSICAL MODELS A. In<sub>0.53</sub>Ga<sub>0.47</sub>As FIN STRUCTURE AND BAND ALIGNMENT

An ultra-scaled gate-drain and gate-source separation  $(L_{SIDE} = 5 \text{ nm})$  InGaAs QW transistor was demonstrated, increasing effective gate area over the channel [4] and hence improving electrostatic control. Subsequently, a simplified source/drain (S/D) scheme was employed with an epitaxially grown un-doped In<sub>0.7</sub>Ga<sub>0.3</sub>As QW fin on an In<sub>0.52</sub>Al<sub>0.48</sub>As bottom barrier (lattice mismatched system). However, this limited the critical thickness of the active layer due to strain induced dislocations due to film relaxation resulting in a shorter fin height.

То overcome this and optimize quantum confinement within the fin. the lattice-matched In<sub>0.53</sub>Ga<sub>0.47</sub>As/In<sub>0.52</sub>Al<sub>0.48</sub>As system was employed to demonstrate taller fin height  $H_{FIN} = 50$  nm and width  $W_{FIN} = 30$  nm using inductively coupled plasma (ICP) dry etch [4], [5]. Following this, device quality ultra-high fin aspect ratio (H<sub>FIN</sub>/W<sub>FIN</sub>) long channel devices were demonstrated using a novel ICP etch process followed by a digital etch which avoided dry etch damage improving device performance [9], [10]. Fin dimensionality plays a very influential role in improving device performance against short channel effects as will be discussed later in this paper. Fig. 1 (a) and (b) shows the InGaAs QW fin structure with simplified S/D scheme [3]. Fig. 2 shows the band alignment of the lattice matched undoped In<sub>0.53</sub>Ga<sub>0.47</sub>As/In<sub>0.52</sub>Al<sub>0.48</sub>As QW system along with InP substrate and TaSiO<sub>x</sub> as gate dielectric.



**FIGURE 1.** (a) Tri-gate InGaAs QW FinFET structure with simplified raised S/D scheme with scaled  $L_{SIDE} = 5nm$  [4], [5]. (b) Channel cross section with TaSiO<sub>x</sub> as gate dielectric on lattice matched (InGaAs/InAlAs) quantum well system.



**FIGURE 2.** Band alignment of the epitaxially grown lattice matched Quantum well system. The lattice-matched QW system enables taller fins due to privation of critical thickness as in the case of In<sub>0.7</sub>Ga<sub>0.3</sub>As, however at the cost of mobility.

### B. QUANTUM MECHANICAL MODEL

The MLDA model [7], [8] describes a multiple-electron system in a constant potential as a function of a spatially varying perturbation while accounting for quantum mechanical reflection (of the wave function) from an attractive potential, a phenomenon due to which the local density of states at the insulator/semiconductor interface shows oscillations and reduces to a null value [8]. This holds significant importance for the modelling of tri-gate transistors, given the narrow fin structure, in order to accurately describe the superior gate electrostatic control observed in tri-gate field effect transistors.

Therefore, we employ the MLDA model to all simulations in this work [8]. Furthermore, the quantum correction for carrier confinement in a QW shifts the carrier density centroid away from the interface by an additional spacing ( $t_{cen}$ ) owing to the lack of carrier states. This can be observed in Fig. 3 resulting in the capacitance model shown in the inset of the figure. Consequently, the effective gate coupling will reduce in the form while accounting for spacing [11], [12]:

$$\frac{1}{C_{ox'}} = \frac{1}{C_{ox}} + \frac{1}{C_{cent}} = \frac{t_{ox}}{\varepsilon_o \varepsilon_{ox}} + \frac{t_{cen}}{\varepsilon_o \varepsilon_{ch}}$$

where,  $\varepsilon_{ch}$  is the dielectric constant of the alternate channel and C<sub>cent</sub> is the centroid capacitance and is a function of the potential of the QW ( $\Psi_{S,QW}$ ). The reduced oxide capacitance will hence affect device DIBL and SS characteristics:

$$SS = \frac{k_B T}{q} \left( 1 + \frac{C_D}{C_{ox'}} \right).$$

A degraded SS is evident in the quantum mechanical model affecting the threshold voltage  $(V_T)$  roll-off hence worsening DIBL.

#### C. BENCHMARKING METHODOLOGY

The voltage of operation (V<sub>CC</sub>) for the device is equal to the drain-to-source bias (V<sub>DS</sub>) = 0.5V [13]. The threshold voltage (V<sub>T</sub>) is selected at specified current I<sub>DS</sub> = 1 $\mu$ A/ $\mu$ m [14]. Approximately 1/3 of the gate voltage swing (V<sub>GS</sub> = V<sub>CC</sub>) below V<sub>T</sub> is used to obtain the OFF-state current, I<sub>OFF</sub> and



**FIGURE 3.** Schematic showing the shift of the normalized carrier density centroid away from the oxide/semiconductor interface. The carrier density for both models are normalized to the maximum carrier density of the classical model.

TABLE 1. Model parameters.

| Parameter                            | Value                           |
|--------------------------------------|---------------------------------|
| Eg, r                                | 0.74eV                          |
| $\mathbf{E}_{\mathbf{g},\mathbf{X}}$ | 1.33eV                          |
| $\mathbf{E_{g,L}}$                   | 1.2eV                           |
| $\mathbf{N}_{ch}$                    | $5*10^{17}$ (cm <sup>-3</sup> ) |
| $N_{SD}$                             | $1*10^{20}$ (cm <sup>-3</sup> ) |
| m <sub>e,Γ</sub> *                   | $0.042m_0$                      |
| m <sub>e,X</sub> *                   | $0.74m_0$                       |
| m <sub>e,L</sub> *                   | $0.02m_0$                       |
| m <sub>hh</sub>                      | $0.46m_0$                       |
| R <sub>SD</sub>                      | 150 <b>Ω-</b> μm                |
| α <sub>Γ,InGaAs</sub>                | $1.24 eV^{-1}$                  |
| к (TaSiO <sub>x</sub> )              | 13                              |

2/3 gate voltage (V<sub>GS</sub>) swing over V<sub>T</sub> provides the ON-state current, I<sub>ON</sub> [13]. Short channel effects such as DIBL was evaluated as the shift in V<sub>T</sub> at 1 $\mu$ A/ $\mu$ m with change in V<sub>DS</sub> bias between 0.05V and 0.5V. Sub-threshold slope (SS) is calculated over the region of operation (V<sub>CC</sub>). The calibration of the simulation model accounts for quantization effects which makes short channel effects more sensitive to device scaling. Furthermore, it has been shown that the sensitivity of  $\Delta V_T$  increases below 15nm due to the amplification of quantization effects with deviation from the classical model [10].

#### **D. DEVICE CALIBRATION**

Fig. 4 shows the simulated capacitance-voltage (C-V) characteristics of an InGaAs QW tri-gate structure with highly scaled TaSiO<sub>x</sub> (EOT = 12 Å) as gate dielectric showing improved electrostatics over Al<sub>2</sub>O<sub>3</sub> as gate oxide with same oxide thickness. The simulated results are in good agreement with the expected behavior presented for a planar device [2]. The response of the tri-gate FET at low fin aspect ratio is



**FIGURE 4.** Simulated comparison showing improved electrostatics with TaSiO<sub>X</sub> (EOT = 12Å) over Al<sub>2</sub>O<sub>3</sub> as gate dielectric. Both models have the same oxide thickness. The nature of the simulation agrees with data presented for the planar structure comparing Al<sub>2</sub>O<sub>3</sub> and TaSiO<sub>X</sub> as gate dielectrics [2].

crucial to precisely determine the model's ability to estimate short channel effects and hence for  $L_G = 60$  nm, we base our model around  $H_{FIN} = W_{FIN} = 40$  nm [5] employing the simulation parameters tabulated in Table 1. The influence of the interfacial properties on device characteristics is crucial to calibrate the device response. Depending on the magnitude, nature and position of traps, the C-V response of a device can be modelled [15]. Since we are modelling the device to follow the variation of DIBL and SS with L<sub>G</sub> and W<sub>FIN</sub> scaling based on previously presented data [5], the D<sub>it</sub> distribution was developed which could agree with all variable parameters to calibrate the model to both DIBL and SS. Fig. 5 is the developed D<sub>it</sub> distribution used to calibrate the model to C-V characteristics, transfer characteristics and short channel effects reported in [5]. The accuracy of the variation of short channel effects with the gate length and fin width variation aids to the validity of the developed distribution as depicted in Fig. 8 and 10. The Dit distribution implemented consisted of 3 Gaussian curves to fit the C-V and short channel effects. However, in the case of fitting DIBL, SS and C-V with a uniform distribution for several devices (i.e., multiple W<sub>FIN</sub>), a small error towards the depletion region of the C-V response with doping  $N_D = 5 \times 10^{17} \text{ cm}^{-3}$ . This is also due to the fact that the reported C-V characteristics in [5] is for an n-doped MOSCAP, while an n-MOSFET requires a p-type channel doping indicating two samples of different dopant types and levels. However, to calibrate DIBL response, channel doping of  $N_A = 5 \times 10^{17} \text{ cm}^{-3}$  provided accurate results while a doping of  $N_D = 1 \times 10^{17} \text{ cm}^{-3}$  provided a matched C-V response as depicted in Fig. 6. Fig. 6 shows the calibrated C-V response of the InGaAs QW tri-gate structure with  $W_{FIN}$  = 45 nm and highly scaled TaSiO<sub>x</sub> gate oxide with EOT = 12Å ensuring favorable carrier response to gate bias [5].



**FIGURE 5.** Developed D<sub>it</sub> distribution for TaSiO<sub>x</sub>/In<sub>0.53</sub>Ga<sub>0.47</sub>As interface implemented to calibrate model to C-V characteristics, transfer characteristics and short channel effects presented in [5].



**FIGURE 6.** Simulated C-V characteristics using TCAD simulation fitted to presented experimental data [5]. The tri-gate QW fin width  $W_{FIN} = 45$  nm and highly scaled (EOT = 12Å) TaSiO<sub>X</sub> as gate dielectric is in good agreement with presented experimental data [5].

Fig. 7 shows the simulated transfer characteristics fitted to the experimental InGaAs QW tri-gate FET with  $L_G =$ 60nm and  $W_{FIN} = H_{FIN} = 40$ nm (low fin aspect ratio). The effective channel width of the fin structure is given by  $Z = 2^*H_{FIN} + W_{FIN} = 120$ nm [5]. The simulation yields favorable results in good agreement with experimental data [5].

Fig. 8 and Fig. 9 show the calibrated DIBL and SS response as a function of gate length ( $L_G$ ) scaling for  $W_{FIN}$  = 45nm and 30nm [5]. The figures depict the exponential increase in DIBL and SS with  $L_G$  being scaled below 150nm. This due to the amplification of short channel effects. Adding to this, we observe that 30nm devices show considerable improvement of both DIBL and SS over 45nm devices. This is a result of the deeper penetration of electric field into the channel through the side walls providing improved



FIGURE 7. Transfer characteristics using TCAD simulation fitted to match reported experimental data [5]. Device operation range shows a high  $I_{ON}/I_{OFF}$  ratio~10<sup>4</sup>. For performance analysis, I<sub>D</sub> at V<sub>T</sub> was selected as  $1\mu A/\mu m$  as described InGaAs surface channel FET [14].



**FIGURE 8.** Simulated DIBL response with  $L_G$  scaling of the tri-gate QW fin has scaled to EOT = 12 Å using TCAD simulation along with best-fit curves fitted to simulation data points. Obtained data is in good agreement with the presented experimental data [5].

gate coupling over the channel from fin width reduction. The calibrated response of short channel effects with scaling of fin width are also in good agreement with reported data depicting the models accuracy. We continue to investigate the effect of fin dimension scaling on the short channel effects of the InGaAs QW tri-gate device with  $TaSiO_x$  as gate dielectric to further understand the design criteria of sub-10nm post Si transistor technology.

#### **III. RESULTS AND DISCUSSION**

#### A. FIN SCALING INFLUENCE ON DEVICE PERFORMANCE

Fig. 10 shows the simulated DIBL response as a function of  $L_G/W_{FIN}$  with  $L_G = 60$ nm yielding favorable results with reported data [5]. Fin width ( $L_G/W_{FIN}$ ) scaling is the primary factor that can be optimized to improve device performance against short channel effects. Beyond this, higher fin aspect ratios ( $H_{FIN}/W_{FIN}$ ) can improve the performance



**FIGURE 9.** Simulated SS response with  $L_G$  scaling of the tri-gate QW fin has scaled EOT = 12 Å using TCAD simulation along with best-fit curves fitted to simulation data points. Obtained data is in good agreement with presented experimental data [5].



**FIGURE 10.** Simulated DIBL response as a function of  $L_G/W_{FIN}$  with  $L_G = 60$ nm along with best-fit curves fitted to simulation data points. Obtained data is in good agreement with presented experimental data [5].

against DIBL though its influence is lower compared to  $W_{FIN}$  scaling. The DIBL values decrease with increasing  $L_G/W_{FIN}$  (which means a smaller  $W_{FIN}$  is inevitable). This is attributed to the stronger electrostatic couple from a smaller  $W_{FIN}$ . We observe  $\sim 52\%$  drop in DIBL while scaling  $L_G/W_{FIN}$  between 1 and 3 as compared to Si fins which show a  $\sim 65\%$  drop in DIBL with scaling of  $L_G/W_{FIN}$  from 1 to 1.5 [16].

Fig. 11 shows modeled SS response as a function of  $L_G/W_{FIN}$ . Once again, the primary factor of SS improvement followed by optimization using fin aspect ratio. The influence of  $L_G/W_{FIN}$  on SS is as expected in favor of DIBL improvement in gate coupling with fin width reduction.

Fig. 12 and Fig. 13 show DIBL and SS improvement with fin aspect ratio. The reduction in both DIBL and SS saturates with doubling of the fin aspect ratio. This is due to the fact that the electric field created at the two side walls dominate the channel compared to influence from the top side. On the other hand, both DIBL and SS are improved



FIGURE 11. Simulated SS response as a function of  $L_G/W_{FIN}$  with  $L_G = 60$ nm along with best-fit curves fitted to simulation data points. Obtained data is in good agreement with presented experimental data [5].



**FIGURE 12.** Simulated short channel ( $L_G = 10$ nm) DIBL response as a function of  $H_{FIN}/W_{FIN}$  with 10nm and 7nm  $W_{FIN}$  along with best-fit curves fitted to simulation data points. A 32% reduction in DIBL can be obtained by scaling fin width down to 7 nm.

with smaller  $W_{FIN}$  resulting in stronger electrostatic coupling from the two side walls which is regarded as the primary factor to improve gate electrostatics. Furthermore,  $H_{FIN}$  can be increased for improved carrier confinement taking into account the maximum fin height given a specific fin width to avoid yield issues. Ultra-high fin aspect ratios have been demonstrated on long channels as a promising step for the development of III-V QW tri-gate technology [9]. With continued scaling of  $L_G$ , the improvement in lithography and etch technology will play a crucial role in improving the performance of tri-gate QWFETs against short channel effects like SS and DIBL.

#### B. SHORT CHANNEL PERFORMANCE AND BENCHMARKING

Assuming transferable interfacial quality, the active layer is scaled to  $L_G = 10$ nm. Fig. 12 shows DIBL vs. fin aspect ratio for the scaled active layer. A 32% reduction in DIBL can be

achieved by scaling  $W_{FIN}$  from 10 nm to 7nm. The reduced improvement in performance against DIBL with variation against  $L_G/W_{FIN}$  is noticeable between  $L_G = 60$ nm and 10 nm. Fig. 13 shows reduction in SS for the short channel model with  $L_G = 10$ nm. The improvement with  $W_{FIN}$ reduction to 7nm along with SS saturation with high fin aspect ratios yields an SS ~ 120 mV/decade. High fin aspect ratio short channel devices for sub-10nm  $W_{FIN}$  are yet to be demonstrated for rectangular fins due to yield issues which can be improved using trapezoidal fins. However, rectangular fins exhibit superior electrostatics over their trapezoidal counterparts [17] while the latter can improve yield at the cost of device performance.



**FIGURE 13.** Simulated short channel ( $L_G = 10$ nm) SS response as a function of  $H_{FIN}/W_{FIN}$  with 10nm and 7nm  $W_{FIN}$  along with best-fit curves fitted to simulation data points. A 6% reduction in SS can be obtained by scaling fin width down to 7nm. However, this reduction has a drastic effect on the reduction of DIBL as can be seen in Fig. 12.



**FIGURE 14.** Simulated transconductance  $(g_m)$  response with  $W_{FIN}$  scaling with  $H_{FIN} = 50$ nm for  $L_G = 10$  nm along with best-fit curves fitted to simulation data points.

Fig. 14 show the variation of transconductance  $(g_m)$  with  $W_{FIN}$  scaling for  $L_G = 10$ nm. The scaling of  $W_{FIN}$  which reduces ON current  $I_{ON}$  [10] negatively impacts the



FIGURE 15. Observed short channel ( $L_G = 10$ nm)  $I_{ON}/I_{OFF}$  ratio along with best-fit curves fitted to simulation data points shows increase with  $W_{FIN}$  scaling for given  $I_{ON}$  with simultaneous reduction in  $I_{OFF}$  shows improved gate control.



FIGURE 16. Performance benchmarking short channel ( $L_G = 10$ nm) InGaAs QW tri-gate structure with highly scaled TaSiO<sub>x</sub> (EOT = 12Å) as gate dielectric.

transconductance (gm) as shown in Fig. 14. However, the severity of transconductance degradation reduces with scaling of the channel length which boosts ON current (I<sub>ON</sub>) and hence improves the transconductance for given  $W_{FIN}$  [18]. The superior electrostatic properties of tri-gate architecture are enhanced with W<sub>FIN</sub> reduction showing an improvement of the saturated peak g<sub>m</sub> (from gate length scaling) [18]. Fig. 15 shows the variation of I<sub>ON</sub>/I<sub>OFF</sub> and I<sub>OFF</sub> ratio with W<sub>FIN</sub> depicting the tri-gate architectures superior electrostatic properties. We observe a near 45 nA/µm drop in OFF-state current along with a near 3-fold increase I<sub>ON</sub>/I<sub>OFF</sub> ratio showing improved gate control with W<sub>FIN</sub> reduction. Fig. 16 is a benchmarking of transconductance (g<sub>m</sub>) vs subthreshold slope (SS) aiding the case of  $TaSiO_x$  as a gate dielectric with other relevant data having the same Indium composition in the channel aiding the case of tri-gate architecture. Table 2 shows the performance benchmarking of the short channel effects and device charactersitcs of simulated device structure with TaSiO<sub>x</sub> as gate dielectric.

| Reference | (Arch./Channel)                               | Oxide              | L <sub>G</sub><br>(nm) | Vds,Vgs<br>(V) | EOT<br>(Å) | DIBL<br>(mV/V) | SS<br>(mV/dec) | I <sub>ON</sub><br>I <sub>OFF</sub> | g <sub>m</sub><br>(mS/μm) |
|-----------|-----------------------------------------------|--------------------|------------------------|----------------|------------|----------------|----------------|-------------------------------------|---------------------------|
| [5]       | 3D-In <sub>0.53</sub> Ga <sub>0.47</sub> As   | TaSiO <sub>x</sub> | 60                     | 0.5,0.5        | 12         | 68             | 96             | $1.17 \times 10^4$                  | ~1.4                      |
| [9]       | NW-In <sub>0.53</sub> Ga <sub>0.47</sub> As   | $Al_2O_3$          | 240                    | 0.5,1.0        | 22         | 180            | 155            | $1x10^{3}$                          | 0.255                     |
| [19]      | UTB-In <sub>0.53</sub> Ga <sub>0.47</sub> As  | HfO <sub>2</sub>   | 40                     | 0.5,0.5        | -          | 110            | 83             | $4x10^{3}$                          | 1.2                       |
| [23]      | NW-In <sub>0.53</sub> Ga <sub>0.47</sub> As   | IL/ HfO            | 2 50                   | 0.5,0.5        | -          | 103*           | 96-400         | $1.5 \text{ x} 10^{3*}$             | 1.5-2.2*                  |
| [24]      | NW-In <sub>0.53</sub> Ga <sub>0.47</sub> As   | $Al_2O_3$          | 80                     | 0.5,1.0        | 22         | 360            | 305            | $\sim 10^{2}$                       | 0.73                      |
| [25]      | 3D-In <sub>0.53</sub> Ga <sub>0.47</sub> As-O | I -                | 50                     | 0.5,0.5        | CET=15     | 57**           | 92             | $1.56 \times 10^{3}$                | 0.615                     |
| [26]      | NW-In <sub>0.53</sub> Ga <sub>0.47</sub> As   | HfO <sub>2</sub>   | 36                     | 0.5,0.5        | CET=16     | -              | 90-210         | $2.1 \times 10^{3*}$                | 1.15-1.65                 |
| [27]      | 3D-In <sub>0.53</sub> Ga <sub>0.47</sub> As   | -                  | 30                     | 0.5,0.5        | -          | 90             | 100            | $4x10^{3}$                          | 0.9                       |
| This work | 3D-In <sub>0.53</sub> Ga <sub>0.47</sub> As   | TaSiO <sub>x</sub> | 60                     | 0.5,0.5        | 12         | ~67.7          | 96             | $1.17 \times 10^4$                  | ~1.4                      |
| This work | 3D-In <sub>0.53</sub> Ga <sub>0.47</sub> As   | TaSiO <sub>x</sub> | 10                     | 0.5,0.5        | 12         | 130            | 120            | $2.3 \text{ x} 10^3$                | 2.04                      |
|           |                                               |                    |                        |                |            |                | *At SS         | min **At ID                         | $=0.5\mu A/\mu m$         |

#### TABLE 2. Performance benchmarking.



FIGURE 17. Normalized carrier density profile for  $W_{FIN} = 30$ nm, 15nm and 7nm. The fin structure exhibiting carrier volume inversion due to the amplification of quantization effects observes an apparent 'spread' in the charge centroid, i.e., a larger volume of the fin is completely inverted thereby reducing t<sub>cen</sub> and hence EOT.

#### C. QUANTIZATION EFFECTS AND EOT SCALING

The sensitivity of  $\Delta V_T$  increases below 15nm due to amplification of quantization effects with deviation from the classical model starting at  $W_{FIN} = 15$ nm [10]. Fin scaling leads to larger lateral electric field across its cross-section causing the carrier centroid to shift towards the interface thereby reducing the actual EOT with the reduction of  $T_{cen}$ . Adding to this, the amplification of quantization effects causes carrier volume inversion [28], thereby enhancing the gates inverting ability of the channel with a larger volume of the channel contributing to conduction leading to the enhancement of device performance.

Fig. 17 shows a comparison of the normalized electron density profile for  $W_{FIN} = 30$ nm, 15nm and 7nm. The fin structure exhibiting carrier volume inversion due to the amplification of quantization effects observes an apparent 'spread' in the charge centroid, i.e., a larger volume of the fin is completely inverted thereby reducing  $t_{cen}$  and hence the EOT as EOT =  $\varepsilon_{SiO2}^*(t_{ox}/\varepsilon_{ox}+t_{cen}/\varepsilon_{ch})$ .

In summary, we have successfully modeled and conducted a performance benchmarking analysis of the 3-D III-V InGaAs QW tri-gate transistor architecture with high- $\kappa$ TaSiO<sub>x</sub> gate dielectric and scaled down to analyze the performance at a sub-10nm scale. The simulated In<sub>0.53</sub>Ga<sub>0.47</sub>As tri-gate transistor exhibits superior gate electrostatic control with low OFF-state current (I<sub>OFF</sub>) ~ 24.5 nA/ $\mu$ m, peak transconductance (g<sub>m</sub>) ~ 2mS/  $\mu$ m and high I<sub>ON</sub>/I<sub>OFF</sub> ratio ~ 2.3x10<sup>3</sup>. The novel oxide TaSiO<sub>x</sub> coupled with tri-gate architecture has the potential to exhibit superior electrostatics and is a potentially feasible option for future sub-10 nm alternate channel transistor technology.

#### REFERENCES

**IV. CONCLUSION** 

- T. Ghani *et al.*, "A 90nm high volume manufacturing logic technology featuring novel 45nm gate length strained silicon CMOS transistors," in *IEEE Int. Electron Devices Meeting Tech. Dig. (IEDM)*, Washington, DC, USA, 2003, pp. 11.6.1–11.6.3, doi: 10.1109/IEDM.2003.1269442.
- [2] M. Radosavljevic *et al.*, "Advanced high-K gate dielectric for high-performance short-channel In0.7Ga0.3As quantum well field effect transistors on silicon substrate for low power logic applications," in *Proc. IEEE Int. Electron Devices Meeting (IEDM)*, Baltimore, MD, USA, 2009, pp. 1–4, doi: 10.1109/IEDM.2009.5424361.
- [3] C.-H. Jan *et al.*, "A 22nm SoC platform technology featuring 3-D tri-gate and high-k/metal gate, optimized for ultra low power, high performance and high density SoC applications," in *Proc. IEEE Int. Electron Devices Meeting (IEDM)*, San Francisco, CA, USA, 2012, pp. 3.1.1–3.1.4, doi: 10.1109/IEDM.2012.6478969.
- [4] M. Radosavljevic *et al.*, "Non-planar, multi-gate InGaAs quantum well field effect transistors with high-K gate dielectric and ultra-scaled gateto-drain/gate-to-source separation for low power logic applications," in *Proc. IEEE Int. Electron Devices Meeting (IEDM)*, San Francisco, CA, USA, 2010, pp. 6.1.1–6.1.4, doi: 10.1109/IEDM.2010.5703306.
- [5] M. Radosavljevic *et al.*, "Electrostatics improvement in 3-D trigate over ultra-thin body planar InGaAs quantum well field effect transistors with high-K gate dielectric and scaled gate-todrain/gate-to-source separation," in *Proc. IEEE Int. Electron Devices Meeting (IEDM)*, Washington, DC, USA, 2011, pp. 33.1.1–33.1.4, doi: 10.1109/IEDM.2011.6131661.
- [6] Y. Q. Wu, R. S. Wang, T. Shen, J. J. Gu, and P. D. Ye, "First experimental demonstration of 100 nm inversion-mode InGaAs FinFET through damage-free sidewall etching," in *Proc. IEEE Int. Electron Devices Meeting (IEDM)*, Baltimore, MD, USA, 2009, pp. 1–4, doi: 10.1109/IEDM.2009.5424356.

- [7] G. Paasch and H. Übensee, "A modified local density approximation: Electron density in inversion layers," *Phys. Status Solidi* (*b*), vol. 113, no. 1, pp. 165–178, 1982, doi: 10.1002/pssb.2221130116.
- [8] TCAD Sentaurus Device Manual Release: H-2010.03, Synopsys Inc., Mountain View, CA, USA, 2013.
- [9] X. Zhao and J. A. del Alamo, "Nanometer-scale vertical-sidewall reactive Ion etching of InGaAs for 3-D III-V MOSFETs," *IEEE Electron Device Lett.*, vol. 35, no. 5, pp. 521–523, May 2014, doi: 10.1109/LED.2014.2313332.
- [10] A. Vardi, X. Zhao, and J. A. del Alamo, "Quantum-size effects in sub 10-nm fin width InGaAs FinFETs," in *Proc. IEEE Int. Electron Devices Meeting (IEDM)*, Washington, DC, USA, 2015, pp. 31.3.1–31.3.4, doi: 10.1109/IEDM.2015.7409807.
- [11] S. Venugopalan, M. A. Karim, A. M. Niknejad, and C. Hu, "Compact models for real device effects in FinFETs," in *Proc. Int. Conf. Simulat. Semicond. Processes Devices*, 2012, pp. 292–295.
- [12] A. Ali *et al.*, "Experimental determination of quantum and centroid capacitance in arsenide–antimonide quantum-well MOSFETs incorporating nonparabolicity effect," *IEEE Trans. Electron Devices*, vol. 58, no. 5, pp. 1397–1403, May 2011, doi: 10.1109/TED.2011.2110652.
- [13] R. Chau *et al.*, "Benchmarking nanotechnology for highperformance and low-power logic transistor applications," *IEEE Trans. Nanotechnol.*, vol. 4, no. 2, pp. 153–158, Mar. 2005, doi: 10.1109/TNANO.2004.842073.
- [14] C.-Y. Huang *et al.*, "Comparison of ultra-thin InAs and InGaAs quantum wells and ultra-thin-body surface-channel MOSFETs," in *Proc. Int. Conf. Indium Phosphide Related Mater. (IPRM)*, Santa Barbara, CA, USA, 2012, pp. 1–4.
- [15] C.-W. Cheng, G. Apostolopoulos, and E. A. Fitzgerald, "The effect of interface processing on the distribution of interfacial defect states and the C-V characteristics of III–V metal-oxide-semiconductor field effect transistors," *J. Appl. Phys.*, vol. 109, no. 2, 2011, Art. no. 023714, doi: 10.1063/1.3537915.
- [16] N. Lindert *et al.*, "Sub-60-nm quasi-planar FinFETs fabricated using a simplified process," *IEEE Electron Device Lett.*, vol. 22, no. 10, pp. 487–489, Oct. 2001, doi: 10.1109/55.954920.
- [17] W.-T. Huang and Y. Li, "The impact of fin/sidewall/gate line edge roughness on trapezoidal bulk FinFET devices," in *Proc. Int. Conf. Simulat. Semicond. Processes Devices (SISPAD)*, Yokohama, Japan, 2014, pp. 281–284, doi: 10.1109/SISPAD.2014.6931618.
- [18] C. Y. Huang *et al.*, "Low power III–V InGaAs MOSFETs featuring InP recessed source/drain spacers with Ion=120 μA/μm at Ioff=1 nA/μm and VDS=0.5 V," in *Proc. IEEE Int. Electron Devices Meeting*, San Francisco, CA, USA, 2014, pp. 25.4.1–25.4.4, doi: 10.1109/IEDM.2014.7047107.
- [19] M. L. Huang *et al.*, "High performance In0.53Ga0.47As FinFETs fabricated on 300 mm Si substrate," in *Proc. IEEE Symp. VLSI Technol.*, Honolulu, HI, USA, 2016, pp. 1–2, doi: 10.1109/VLSIT.2016.7573361.
- [20] V. Djara et al., "An InGaAs on Si platform for CMOS with 200 mm InGaAs-OI substrate, gate-first, replacement gate planar and FinFETs down to 120 nm contact pitch," in *Proc. Symp. VLSI Technol.*, Kyoto, Japan, 2015, pp. T176–T177, doi: 10.1109/VLSIT.2015.7223668.
- [21] N. Waldron *et al.*, "An InGaAs/InP quantum well FinFet using the replacement fin process integrated in an RMG flow on 300mm Si substrates," in *Symp. VLSI Technol. Dig. Tech. Papers*, Honolulu, HI, USA, 2014, pp. 1–2, doi: 10.1109/VLSIT.2014.6894349.
- [22] N. Waldron *et al.*, "InGaAs gate-all-around nanowire devices on 300mm Si substrates," *IEEE Electron Device Lett.*, vol. 35, no. 11, pp. 1097–1099, Nov. 2014, doi: 10.1109/LED.2014.2359579.
- [23] N. Waldron *et al.*, "Gate-all-around InGaAs nanowire FETS with peak transconductance of 2200μS/μm at 50nm Lg using a replacement Fin RMG flow," in *Proc. IEEE Int. Electron Devices Meeting (IEDM)*, Washington, DC, USA, 2015, pp. 31.1.1–31.1.4, doi: 10.1109/IEDM.2015.7409805.
- [24] X. Zhao, J. Lin, C. Heidelberger, E. A. Fitzgerald, and J. A. del Alamo, "Vertical nanowire InGaAs MOSFETs fabricated by a top-down approach," in *Proc. IEEE Int. Electron Devices Meeting*, Washington, DC, USA, 2013, pp. 28.4.1–28.4.4, doi: 10.1109/IEDM.2013.6724710.
- [25] V. Djara *et al.*, "CMOS-compatible replacement metal gate InGaAs-OI FinFET with  $I_{ON} = 156\mu A/\mu m$  at  $V_{DD} = 0.5$  V and  $I_{OFF} =$ 100 nA/ $\mu$ m," *IEEE Electron Device Lett.*, vol. 37, no. 2, pp. 169–172, Feb. 2016, doi: 10.1109/LED.2015.2514080.

- [26] X. Zhou *et al.*, "Scalability of InGaAs gate-all-around FET integrated on 300mm Si platform: Demonstration of channel width down to 7nm and Lg down to 36nm," in *Proc. IEEE Symp. VLSI Technol.*, Honolulu, HI, USA, 2016, pp. 1–2, doi: 10.1109/VLSIT.2016.7573420.
- [27] A. Vardi and J. A. del Alamo, "Sub-10-nm fin-width self-aligned InGaAs FinFETs," *IEEE Electron Device Lett.*, vol. 37, no. 9, pp. 1104–1107, Sep. 2016, doi: 10.1109/LED.2016.2596764.
- [28] A. V. Thathachary, L. Liu, and S. Datta, "Impact of fin width scaling on carrier transport in III-V FinFETs," in *Proc. 71st Annu. Device Res. Conf. (DRC)*, Notre Dame, IN, USA, 2013, pp. 17–18, doi: 10.1109/DRC.2013.6633773.



**SARAT K. SALURU** (S'16) received the B.E. degree in electronics and communication engineering from the People's Education Society Institute of Technology in 2015. He is currently pursuing the M.S. degree with the Bradley Department of Electrical and Computer Engineering, Virginia Tech. His research interests include oxide and III-V interface characterization and simulation along with the heterogeneously integration of III-V QW FinFETs onto Si for low power logic applications.



JHENG-SIN LIU (S'15) received the B.S. degree in electrical engineering from National Tsing Hua University, Hsingchu, Taiwan, in 2011 and the M.S. degree from the Graduate Institute of Photonics and Optoelectronics, National Taiwan University, Taiwan, in 2013. He is currently pursuing the Ph.D. degree with the Bradley Department of Electrical and Computer Engineering, Virginia Tech. His research interests include the modeling and MBE growth of mixed arsenide/antimonide-based tunnel FETs heteroge-

neously integrated on Si for ultralow power logic applications.



**MANTU K. HUDAIT** (M'08–SM'08) received the M.S. degree in materials science and engineering from the Indian Institute of Technology, Kharagpur, India, and the Ph.D. degree in materials science and engineering from the Indian Institute of Science, Bengaluru, in 1999.

From 2000 to 2005, he was a Post-Doctoral Researcher with Ohio State University and worked on the mixed cation and mixed anion metamorphic buffer, low bandgap thermophotovoltaics and heterogeneous integration of III-V solar cells on Si.

From 2005 to 2009, he was a Senior Engineer with the Advanced Transistor and Nanotechnology Group, Intel Corporation. His breakthrough research in heterogeneously integrated low-power InGaAs transistors on Si with Intel Corporation was press released in 2007 and 2009. In 2009, he joined the Bradley Department of Electrical and Computer Engineering, Virginia Tech as an Associate Professor. He has over 165 technical publications and refereed conference proceedings and holds 55 U.S. patents. His current research with Virginia Tech focuses on heterogeneous integration of compound semiconductors and Ge on Si for tunnel transistors, quantum-well transistors, and photovoltaics. His research interests include III-V compound semiconductor epitaxy, metamorphic buffer and mixed As-Sb, and mixed As-P-based devices.

Dr. Hudait was a recipient of two Divisional Recognition Awards from Intel Corporation. He is a member of American Vacuum Society and American Society for Engineering Education.