

Contents lists available at ScienceDirect

**Microelectronic Engineering** 



journal homepage: www.elsevier.com/locate/mee

2

Research paper

# Metal work function engineering on epitaxial (100)Ge and (110)Ge metaloxide-semiconductor devices



# Peter D. Nguyen, Michael B. Clavel, Aheli Ghosh, Mantu K. Hudait\*

Advanced Devices & Sustainable Energy Laboratory (ADSEL), Bradley Department of Electrical and Computer Engineering, Virginia Tech, Blacksburg, VA 24061, United States

#### ARTICLE INFO

Keywords: Germanium Metal-oxide-semiconductor Epitaxial Crystallographic orientation

## ABSTRACT

Capacitance-voltage characterization of epitaxial *n*-type (100)Ge and (110)Ge metal-oxide-semiconductor capacitors (MOS–Cs) was performed using two work function Al and Pt gate metals to evaluate the orientation effect on flat-band voltage ( $V_{FB}$ ) shift, Fermi level pinning factor (*S*), and interface induced defects ( $D_{ul}$ ). These epitaxial (100)Ge/AlAs/GaAs and (110)Ge/AlAs/GaAs heterostructures were grown *in-situ* using two separate molecular beam epitaxy (MBE) chambers. A  $V_{FB}$  shift of > 700 mV, S > 0.5, and  $D_{ul}$  value of ~  $6 \times 10^{11}$  cm<sup>-2</sup> eV<sup>-1</sup> in the energy range of 0.05 eV to 0.3 eV below the conduction band, have been demonstrated from epitaxial *n*-type (100)Ge and (110)Ge surfaces, which are comparable to the reported bulk Ge MOS-C values, suggesting a robust MOS-C developed process as well as device quality epitaxial (100)Ge and (110)Ge layers on GaAs substrates using an AlAs intermediate buffer. Thus, the metal work function engineering on device-quality MBE grown crystallographically oriented Ge materials, can offer a promising path for extending the performance and application of Ge-based field-effect transistors for low-power devices.

## 1. Introduction

The replacement of polysilicon gates with metal gates in silicon (Si) metal-oxide-semiconductor field-effect transistors (MOSFETs) at the 45 nm transistor node has engendered a lot of interest in the metal work function engineering of MOSFETs [1] for continued transistor miniaturization. For *n*-channel and *p*-channel MOSFETs, two distinct gate metals are generally used to accommodate for the difference between the metal work function,  $\varphi_m$ , and the semiconductor work function,  $\varphi_s$ (which differs for *n*- and *p*-type channels),  $\varphi_{ms}$ .  $\varphi_{ms}$  has a direct impact on the flat-band voltage (VFB), which in turn affects the transistor threshold voltage ( $V_{TH}$ ). However, the ability to tune  $V_{FB}$  using two different work function metals in a metal-oxide-semiconductor capacitor (MOS-C) configuration, and consequently V<sub>TH</sub>, is limited by Fermi-level pinning (FLP) at the semiconductor's surface. This FLP stems from the formation of a dipole layer, shown in Fig. 1, originating from intrinsic surface states that have been filled due to the presence of charged interfacial defects [2] at the oxide/semiconductor heterointerface. The formation of an additional dipole layer at the metal/ oxide heterointerface is also possible, corresponding to the well-described metal-induced gap states, *i.e.*, the filled intrinsic oxide surface states resulting from the evanescent coupling of the metal electron wave function and available oxide surface states. [3, 4] The influence of these dipole layers depends on the cumulative difference between  $\varphi_m$  and the charge neutrality level  $\varphi_{CNL}$  at the semiconductor surface, as shown in Fig. 1, where  $E_{F,m}$  is the Fermi-level energy of the metal and  $E_{CNL}$  is the charge neutrality level (CNL) energy level, *i.e.*, the *effective* Fermi-level energy at the semiconductor surface. The interface dipole(s) that forms alters the interfacial band alignment, generating significant band bending at the semiconductor surface in order to equilibrate  $E_{CNL}$  and  $E_{F,m}$ , thereby altering  $\varphi_m$  and producing  $\varphi_{m,eff}$ , the effective metal work function.  $\varphi_{m,eff}$  can be expressed by the following: [5]

$$\varphi_{m,eff} = \varphi_{CNL} + S(\varphi_m - \varphi_{CNL}) \tag{1}$$

where *S* is known as the Schottky pinning parameter, which ranges from 0 (full pinning) to 1 (no pinning). If MOS-C's implementing different gate metals [5–7] are fabricated from the same oxide/semiconductor structure, the difference in flat-band voltage,  $\Delta V_{FB}$ , is now equivalent to the difference in  $\varphi_{m,eff}$ , *i.e.*,  $\Delta \varphi_{m,eff}$ . Correspondingly, Eq. (1) can be re-written in terms of  $\Delta V_{FB}$ , *S*, and the difference in effective metal work functions:

$$\Delta V_{FB} = \Delta \varphi_{m,eff} = S \Delta \varphi_m \tag{2}$$

*In this work,* the integration of two different gate metals, platinum (Pt) and aluminum (Al), to form MOS-Cs on (100) and (110) crystallographically oriented epitaxial Ge heterostructures grown by solid

\* Corresponding author.

E-mail address: mantu.hudait@vt.edu (M.K. Hudait).

https://doi.org/10.1016/j.mee.2018.07.018

Received 30 May 2018; Received in revised form 8 July 2018; Accepted 28 July 2018 Available online 31 July 2018

0167-9317/ © 2018 Elsevier B.V. All rights reserved.



Fig. 1. Schematic energy band diagram of a metal-oxide heterointerface and the intrinsic interface states that form due to differing charge neutrality levels (CNLs) between the dissimilar materials (adapted from Ref. [5]). It also illustrates the intrinsic and extrinsic surface states at each heterointerface.



Fig. 2. C–V characteristics of the (100) Ge MOS-C on GaAs *via* an AlAs buffer architecture using two different gate metals. Devices with 100 nm Al/0.4 nm TiN measured at (a) 78 K (Ref. [10]), (b) 150 K and (c) 300 K. Devices with 60 nm Au/40 nm Pt/0.4 nm TiN measured at (d) 78 K, (e) 150 K and (f) 300 K.



**Fig. 3.** (a) Comparison of the 1 MHz C–V curves measured at 300 K of the (100)Ge MOS-C on GaAs *via* an AlAs buffer architecture. Both curves are normalized to their respective oxide capacitance,  $C_{ox}$ . (b)  $D_{it}$  as a function of energy for Al and Pt gate metals of (100)Ge MOS-Cs on GaAs *via* an AlAs buffer architecture (D<sub>it</sub> result for Al gate metal at 78 K and 150 K are taken from Ref. [10]).

source molecular beam epitaxy is investigated. Al and Pt metals were selected due to the large separation in their work functions (> 1.3 eV), thereby permitting an unambiguous extraction of  $\Delta V_{FB}$ . Moreover, Al ( $\varphi_m \sim 4.06 \text{ eV}$ ) [8] and Pt (5.12 eV <  $\varphi_m < 5.93 \text{ eV}$ ) [8] can be considered as candidate *n*-MOS and *p*-MOS metals for future Ge FET applications, respectively.

#### 2. Methods of preparation

The undoped (uid) n-type 270 nm (100)Ge and 270 nm (110)Ge epitaxial layers were grown by an in-situ growth process on epi-ready semi-insulating (100)GaAs (offcut 2° towards the [110] direction) and (110)GaAs substrates, respectively, with 170 nm AlAs buffers, using separate solid source molecular beam epitaxy chambers [9] for Ge and III-V materials connected via an ultra-high vacuum transfer chamber. [10-13] The epitaxial AlAs intermediate buffer layer at the Ge/GaAs heterointerface has been demonstrated to block the cross diffusion of Ge, Ga and As atoms [11-14] as well as reduce phosphorus-vacancyrelated deep levels in GaInP/Ge systems, [15] and suppress the interdiffusion of P atoms into the Ge substrate. [16] Substrate oxide desorption was carried out at ~680 °C under an arsenic overpressure of  ${\sim}1 \times 10^{-5}$  Torr in the III-V MBE chamber. During the substrate oxide desorption, GaAs layer growth, and subsequent Ge layer growth, reflection high-energy electron diffraction patterns were recorded for each step of the growth process. An initial 250 nm uid GaAs buffer layer followed by 170 nm uid AlAs was then deposited at 650 °C/630 °C under a stabilized As<sub>2</sub> flux in order to generate a smooth surface for (100)Ge/(110)Ge growth. The GaAs wafers were then transferred to the

Ge MBE chamber (base pressure of  $6 \times 10^{-11}$  Torr) for Ge epilayer growth. During the Ge epilayer growth, the chamber pressure was  $\sim 2.9 \times 10^{-8}$  Torr. The growth rate and the growth temperature of the Ge layer studied here were  $\sim 0.06$  Å/s and 400 °C, respectively, with the growth rate being determined by cross-sectional transmission electron microscopy. The growth temperature referred herein is the thermocouple temperature. After each Ge epilayer growth, the substrate temperature was carefully reduced to  $\sim 50$  °C at a ramp rate of  $\sim 4$  °C/min prior to unload the sample from the chamber.

The crystallographically oriented epitaxial Ge/AlAs/GaAs heterostructures were characterized using x-ray diffraction to determine their structural properties, [12] atomic force microscopy to examine their surface morphology, [12] transmission electron microscopy to investigate their interfacial properties, [10] and finally their electrical behavior was characterized following MOS-Cs fabrication. The p-MOS-Cs were fabricated on both epitaxial (100) and (110) crystallographically oriented n-Ge/AlAs/GaAs heterostructures. Each sample was cleaned with a standard degrease process (i.e., acetone, isopropanol and deionized H<sub>2</sub>O) followed by removal of native oxides using diluted hydrofluoric acid (1:10 HF:H<sub>2</sub>O). A native GeO<sub>x</sub> interfacial passivating layer was grown via thermal oxidation at 450 °C for 40 min, followed by deposition of a  $4 \text{ nm Al}_2O_3$  gate oxide at 250 °C by atomic layer deposition. Two different gate metals were selected: (i) 100 nm Al/0.4 nm TiN and (ii) 60 nm Au/40 nm Pt/0.4 nm TiN. The ultra-thin 0.4 nm TiN deposition was used as an adhesion layer and diffusion barrier between each gate metal and the Al<sub>2</sub>O<sub>3</sub> gate dielectric. In addition, 0.8 nm TiN/ 100 nm Al/10 nm Ti/30 nm Ni was used as an Ohmic contact for all devices. All metals were deposited using a Kurt J. Lesker PVD250 electron beam deposition chamber [17]. Following metallization, all devices were annealed at 300 °C for 2 min in a forming gas ambient (95%N<sub>2</sub>:5%H<sub>2</sub> volume ratio). To evaluate the electrical characteristics of the fabricated MOS-Cs, temperature dependent multi-frequency capacitance-voltage (C-V) and conductance-voltage measurements (biased from accumulation-to-inversion) were performed using an HP4284A precision LCR meter with frequencies ranging from 1 kHz to 1 MHz. Analysis of the collected electrical data allowed for investigation of the carrier recombination dynamics at the metal/oxide/semiconductor heterointerface and the flat-band voltage shift due to depinning of the Fermi level. Accurate measurements were obtained with the removal of series resistance, as discussed in Ref. [18]. The interface induced defects  $(D_{it})$  distribution, density and  $\Delta V_{FB}$  were then quantified following the extraction procedures reported elsewhere. [10, 19].

# 3. Results and discussion

Figs. 2(a), 2(b) and 2(c) show the C-V characteristics measured at 78 K [10], 150 K and 300 K, respectively, for the (100)Ge MOS-Cs with the 100 nm Al/0.4 nm TiN gate metal. Likewise, Figs. 2(d)-(f) show the C-V characteristics measured at 78 K, 150 K and 300 K, respectively, for the (100)Ge MOS-Cs using the 60 nm Au/40 nm Pt/0.4 nm TiN gate metal. Apart from the large shift in  $V_{FB}$  observed at all temperatures studied here, there is also a difference in maximum capacitance, Cmax. This  $C_{max}$  difference is not due to oxide thickness variation since both samples underwent the same fabrication process, but rather, due to the oxidation of the Al metal during post deposition metal annealing. Fig. 3(a) shows the comparison of 1 MHz C-V curves at 300 K from the two different gate metals, where the red line denotes the sample with 100 nm Al/0.4 nm TiN and the blue line denotes the sample with 60 nm Au/40 nm Pt/0.4 nm TiN. These curves were normalized to their respective  $C_{ox}$  values. The difference in  $V_{FB}$  was measured to be ~701 mV. Using the measured  $\Delta V_{FB}$  along with the work functions of Al (4.28 eV [20]) and Pt (5.65 eV[20]), Eq. (2) was used to estimate an S value of 0.512, which is the highest value reported to date for n-type Ge. [21-23] It has been reported that the work function of Pt gate metals is often less than that of elemental Pt with respect to the vacuum level (5.65 eV). [5, 24, 25] A wide range of tunable Pt work functions (from



Fig. 4. C–V characteristics of the (110) Ge MOS-C on GaAs *via* an AlAs buffer architecture using two different gate metals. Devices with 100 nm Al/0.4 nm TiN measured at (a) 78 K (Ref. [10]), (b) 150 K and (c) 300 K. Devices with 60 nm Au/40 nm Pt/0.4 nm TiN measured at (d) 78 K, (e) 150 K and (f) 300 K.

4.24 eV to 4.98 eV) have been reported on  $HfO_2/p$ -Si structures, modified by both annealing conditions and the thickness of the  $HfO_2$  layer. [26, 27] Thus, the *S* value reported here is a lower bound for the pinning parameter. A comparison of  $D_{it}$  values for the two different gate metals on (100)Ge devices is shown in Fig. 3(b), where  $D_{it}$  was calculated using the conductance method accounting for surface potential. [28, 29] Although the measured  $D_{it}$  levels are comparable to those found in some state-of-the-art devices, [30, 31] further reduction of  $D_{it}$  may allow for further Fermi-level unpinning and therefore, an improvement of *S*.

Figs. 4(a)-(c) show the C–V characteristics measured at 78 K. 150 K and 300 K, respectively, for the (110)Ge MOS-Cs using the 100 nm Al/ 0.4 nm TiN gate metal. Similarly, Figs. 4(d)-(f) show the C-V characteristics at 78 K, 150 K and 300 K, respectively, of the (110)Ge MOS-Cs for the 60 nm Au/40 nm Pt/0.4 nm TiN gate metal. Similar to the (100)Ge C-V curves shown in Fig. 2(a) through Fig. 2(f), there is a large shift in  $V_{FB}$  observed at all temperatures, as well as a difference in  $C_{max}$  between the studied gate metals. One can find from Fig. 4 that the (110)Ge MOS-Cs demonstrated unexpected inversion-like behavior at low overdrive voltage ( $V_G - V_{TH}$ ) across all measurement frequencies, which was not the case for the (100)Ge MOS-Cs shown in Fig. 2. As shown in Fig. 4, only partial suppression of the inversion-like response was observed at cryogenic temperatures (78 K), as would be nominally indicated by the flattening of the high-frequency C-V curves under depletion and weak inversion bias. However, with the large shift in  $V_{FB}$ utilizing a Pt gate metal, it is revealed that: (i) minority carrier

generation is not completely suppressed at 78 K; (ii) there exist shallow traps distributed throughout the Ge bandgap with sufficiently rapid relaxation times so as to respond to high frequency modulation; (iii) the shift in  $V_{FB}$  is sufficiently large so as to reveal the onset of tunnelingdominated gate leakage and the injection of charge into the gate structure; or (iv), a combination thereof. Fig. 5(a) shows the comparison of the 1 MHz curves of the two different-gated (110)Ge MOS-C samples at 300 K, where the red line denotes the sample with the 100 nm Al/0.4 nm TiN gate metal and the blue line denotes the sample with the 60 nm Au/40 nm Pt/0.4 nm TiN gate metal. These curves were normalized to their respective  $C_{ox}$  values. The difference in flat-band voltage,  $\Delta V_{FB}$ , was measured to be ~ 816 mV. Using Eq. (2), an S value of 0.596 was estimated, which is slightly higher than the S value of 0.512 calculated for the (100)Ge MOS-Cs. Fig. 5(b) shows a comparison of D<sub>it</sub> values between the two different-gated devices, again showing that the  $D_{it}$  values are comparable to state-of-the-art devices [30, 31]. Similar to (100)Ge MOS–C, further improvement in  $D_{it}$  would allow for additional unpinning of the Fermi level and an increase in S.

In the previous section, we have observed that the temperature dependent C–V curves show drastic discrepancies between (100)Ge and (110)Ge. This can be explain as follows: first, the energy range (within the Ge bandgap) that corresponds to our measurement temperatures extends from approximately 0.025 eV above/below midgap to 0.03 eV below/above the band edge. Second, we note that the suppression of minority carrier (thermal) generation at cryogenic measurement temperatures is responsible for the lack of an inversion-like



**Fig. 5.** (a) Comparison of 1 MHz C–V curves measured at 300 K of (110) Ge MOS-C on GaAs *via* an AlAs buffer architecture. Both curves are normalized to their respective oxide capacitance,  $C_{ox}$ . (b)  $D_{it}$  as a function of energy for Al and Pt gate metals of (110) Ge MOS-C on GaAs *via* an AlAs buffer architecture ( $D_{it}$  result for Al gate metal at 78 K and 150 K are taken from Ref. [10]).



**Fig. 6.** Comparison of Schottky pinning parameters of oxides as a function of electronic dielectric constant,  $e_{\infty}$ , empirically modeled in Refs. [5, 38–40]. Experimentally determined pinning parameters are also included in this figure along with Al<sub>2</sub>O<sub>3</sub>/GeO<sub>x</sub> gate stack used in this work for two different crystallographically orientated epitaxial (100)Ge and (110)Ge.

response in low-bandgap material systems measured as a function of decreasing temperature. However, defect states are understood to also generate an inversion-like response at high defect densities. We therefore posit that the inversion-like response observed on (110)Ge stems

from an increasing defect density in close proximity to the band edge (shallow) yet outside of the energy window of our experimental measurement capabilities, as defined above. In addition, one can also find that the value of *S* is dependent on *both* the  $D_{it}$  as well as the dielectric screening of the material(s) of interest. Correspondingly, we have experimentally observed differences in the oxide dielectric (electronic) properties due to crystallographic orientation of Ge, as outlined in our previous work [10]. It is therefore feasible that the discrepancy in  $D_{it}$  and *S* for (100)Ge and (110)Ge stems from the experimentally observed differences in dielectric constant increases, *S* decreases, *i.e.*, the two are inversely proportional, and that  $\varepsilon_r^{(100)} \cong 3.5$  as compared to  $\varepsilon_r^{(110)} \cong 3.3$ .

It has been widely reported that the work function of metal depends on the atomic arrangement of atoms on the surface of a semiconductor [8] and hence the work function separation of these two metals. The metal work function engineering is more challenging on *n*-type Ge due to FLP and it was attributed due to metal-induced gap states. [3, 4] Nishimura et al. [6] have investigated 12 different work function metals ranging from 3.1 eV (Y) to 5.65 eV (Pt) on n-type (100)Ge and found that the Fermi level is pinned close to the valence band of *n*-type Ge, irrespective of the selected metals. Furthermore, they have found that FLP or pinning strength has no relation with the surface orientation of bulk (100)Ge, (110)Ge and (111)Ge materials, [32, 33]and the CNL is fixed to any surface orientation of bulk Ge. This FLP can only be modulated by insertion of a thin insulating layer in between the metal and the *n*-type Ge [34, 35]. However, the oxidizing species (*i.e.*, atomic oxygen, ozone, molecular oxygen) on the n-type (100) Ge surface dangling bonds can create different microstructure (i. e, Ge<sub>2</sub>O<sub>3</sub>, GeO<sub>2</sub>, GeO), which can influence to the electrical properties of the GeO<sub>2</sub>/Ge based MOS devices [36] as well as the FLP even with the insertion of any thin insulating layer. The measured Schottky pinning parameter value of > 0.5 and a  $\Delta V_{FB}$  shift of ~700–800 mV using Pt and Al gate metals, indicating efficient Fermi level modulation on crystallographically oriented epitaxial (100) and (110)Ge MOS capacitors.

Lastly, we note that the Schottky pinning parameter, S, being a characteristic of the semiconductor, is given by: [5, 37-40]

$$S = \frac{1}{1 + \frac{(e^2 N \delta)}{(\varepsilon \varepsilon_0)}} \tag{3}$$

where *e* is the electronic charge,  $\epsilon_o$  is the permittivity of free space, *N* is the density of intrinsic surface states per unit area, and  $\delta$  is their extent into the semiconductor. In Eq. (3), *N* can also be pragmatically interpreted to represent the influence of all extrinsic and intrinsic electronic states at a surface or interface, such as metal-induced-gap states or defect-induced interface states. [39] Various models [37, 39] have been reported to describe the physical nature of such states in parallel with experimental studies on metal-semiconductor junctions. Mönch [38] showed that the  $N\delta$  product is dependent on the electronic part of the dielectric constant,  $\epsilon_{\infty}$ , and scales with ( $\epsilon_{\infty} - 1$ )<sup>1.9</sup>. Therefore, *S*, which accounts for dielectric screening, can be empirically shown to follow the relation, [5, 37–40]

$$S = \frac{1}{1 + 0.1(\epsilon_{\infty} - 1)^2}$$
(4)

where  $\epsilon_{\infty}$  is the electronic part of the dielectric constant. Thus, the Schottky pinning factor depends on the permittivity of the oxide, density of electronically active surface/interface states per unit area and their extent into the semiconductor. Correspondingly, a value of S from 1 to 0 determines no pinning (S = 1) or full pinning (S = 0) at a semiconductor surface. The above empirical relation of *S* with  $\epsilon_{\infty}$  for Al<sub>2</sub>O<sub>3</sub>/GeO<sub>x</sub> oxide on crystallographically oriented Ge would provide evidence of whether the metal work function engineering herein is effective to shift the flat-band voltage as a function of crystallographic orientation. Fig. 6 shows the modeled Schottky pinning parameter, *S*, as

a function of the electronic dielectric constant along with experimental data for different high-k dielectric. We note that the experimental dielectric constant for the combined GeOx/Al2O3 composite gate oxide, extracted via combined TEM oxide thickness and C-V capacitance analysis, has been utilized; therefore, any difference in the oxide thicknesses or quality between the two orientations will be reflected in a differing dielectric constant value. Explicitly, the observed difference in dielectric constant (although minimal) is a result of the difference in experimental (i) GeO<sub>x</sub> thickness and (ii) GeO<sub>x</sub> quality between the two orientations, as detailed extensively in our previous work. [10] One can find from Fig. 6 that the pinning parameter values for the  $Al_2O_3/GeO_x$ gate stacks on (100)Ge and (110)Ge are closely predicted by Mönch's empirical model, which are found to be slightly smaller than the pinning parameter for Al<sub>2</sub>O<sub>3</sub> on Si. [5, 39] The finite difference between the S parameters of these MOS devices suggests that the interface dipole layer formation, and hence extent of pinning, is indeed affected by the crystallographic orientation of the underlying semiconductor, [41] similar to the metal work-function dependence on the atomic arrangement of surface atoms at a metal-semiconductor junction. [8].

#### 4. Conclusions

In summary, the electrical behavior of MOS-Cs using Al and Pt gate metals on crystallographically oriented epitaxial (100)Ge and (110)Ge was used to understand the orientation effect on the change in flat-band voltage, Fermi level pinning factor, and interface induced defect density. Epitaxial Ge layers were grown on GaAs substrates using an intermediate AlAs buffer layer via solid source molecular beam epitaxy. A flat-band voltage shift of > 700 mV and Fermi level pinning parameter S > 0.5 have been demonstrated for the *n*-type (100)Ge and (110)Ge MOS-Cs, which are 50% higher than those demonstrated on bulk Ge MOS-C devices reported to-date. [21-23] In addition, D<sub>it</sub> values of  ${\sim}6\times10^{11}~\text{cm}^{-2}\,\text{eV}^{-1}$  in the energy range of 0.05 eV to 0.3 eV below the conduction band, were demonstrated from *n*-type epitaxial (100)Ge or (110)Ge surfaces, which are comparable to the reported bulk Ge MOS-C value. Overall, the metal work function engineering on devicequality MBE grown crystallographically oriented Ge materials, can offer a promising path for extending the performance and application of Gebased field-effect transistors for low-power devices.

#### Acknowledgment

P. D. Nguyen acknowledges support from the NSF under grant number 478969. M. B. Clavel and M. K. Hudait acknowledge support from the Division of Electrical, Communications and Cyber Systems through the National Science Foundation under grant number ECCS-1507950.

#### References

- [1] K. Mistry, C. Allen, C. Auth, B. Beattie, D. Bergstrom, M. Bost, M. Brazier, M. Buehler, A. Cappellani, R. Chau, C.-H. Choi, G. Ding, K. Fischer, T. Ghani, R. Grover, W. Han, D. Hanken, M. Hattendorf, J. He, J. Hicks, R. Huessner, D. Ingerly, P. Jain, R. James, L. Jong, S. Joshi, C. Kenyon, K. Kuhn, K. Lee, H. Liu, J. Maiz, B. McIntyre, P. Moon, J. Neirynck, S. Pae, C. Parker, D. Parsons, C. Prasad, L. Pipes, M. Prince, P. Ranade, T. Reynolds, J. Sandford, L. Shifren, J. Sebastian, J. Seiple, D. Simon, S. Sivakumar, P. Smith, C. Thomas, T. Troeger, P. Vandervoorn, S. Williams, K. Zawadzki, A 45nm logic technology with high-k+metal gate transistors, strained silicon, 9 Cu interconnect layers, 193nm dry patterning, and 100% Pb-free packaging, Proc. IEDM Tech. Dig. (2007) 247–250.
- [2] R. Tung, Formation of an electric dipole at metal-semiconductor interfaces, Phys. Rev. B 64 (2001) 205310.
- [3] V. Heine, Theory of surface states, Phys. Rev. 138 (1965) A1689.
- [4] R. Islam, G. Shine, K.C. Saraswat, Schottky barrier height reduction for holes by Fermi level depinning using metal/nickel oxide/silicon contacts, Appl. Phys. Lett. 105 (2014) 182103.
- [5] Y. Yeo, T.-J. King, C. Hu, Metal-dielectric band alignment and its implications for metal gate complementary metal-oxide-semiconductor technology, J. Appl. Phys. 92 (2002) 7266.
- [6] T. Nishimura, K. Kita, A. Toriumi, Evidence for strong Fermi-level pinning due to

metal-induced gap states at metal/germanium interface, Appl. Phys. Lett. 91 (2007) 123123.

- [7] T. Nishimura, K. Kita, A. Toriumi, A significant shift of Schottky Barrier Heights at strongly pinned metal/germanium Interface by inserting an ultra-thin insulating film, Appl. Phys. Exp. 1 (2008) 051406.
- [8] CRC Handbook of Chemistry and Physics, (2008), pp. 12-114.
- [9] http://www.veeco.com/technologies-and-products/mbe-systems.
- [10] P.D. Nguyen, M.B. Clavel, J.-S. Liu, M.K. Hudait, Investigating FinFET sidewall passivation using epitaxial (100)Ge and (110)Ge metal-oxide-semiconductor devices on AlAs/GaAs, IEEE Trans. Electron. Dev. 64 (2017) 4457.
- [11] M.K. Hudait, M. Clavel, P. Goley, Y. Xie, J.J. Heremans, Magnetotransport properties of epitaxial Ge/AlAs heterostructures integrated on GaAs and silicon, ACS Appl. Mater. Interfaces 7 (2015) 22315.
- [12] M.K. Hudait, M. Clavel, P. Goley, N. Jain, Y. Zhu, Heterogeneous integration of epitaxial Ge on Si using AlAs/GaAs buffer architecture: suitability for low-power fin field-effect transistors, Sci. Rep. 4 (2014) 6964.
- [13] C.K. Chia, J.R. Dong, D.Z. Chi, A. Sridhara, A.S.W. Wong, M. Suryana, G.K. Dalapati, S.J. Chua, S.J. Lee, Effects of AlAs interfacial layer on material and optical properties of GaAs/Ge(100) epitaxy, Appl. Phys. Lett. 92 (2008) 141905.
- [14] C.K. Chia, G.K. Dalapati, Y. Chai, S.L. Lu, W. He, J.R. Dong, D.H.L. Seng, H.K. Hui, A.S.W. Wong, A.J.Y. Lau, Y.B. Cheng, D.Z. Chi, Z. Zhu, Y.C. Yeo, Z. Xu, S.F. Yoon, Role of Al<sub>x</sub>Ga<sub>1-x</sub>As buffer layer in heterogeneous integration of GaAs/Ge, J. Appl. Phys. 109 (2011) 066106.
- [15] J.X. Chen, W. He, S.P. Jia, D.S. Jiang, S.L. Lu, L.F. Bian, H. Yang, Effects of ultrathin AlAs interfacial layer on photoluminescence properties of GaInP Epilayer grown on Ge, J. Electron. Mater. 45 (2016) 853.
- [16] C. Yang, S. Lee, K.W. Shin, S. Oh, D. Moon, S.D. Kim, Y.W. Kim, C.Z. Kim, W.K. Park, W.J. Choi, J. Park, E. Yoon, Characterization of deep levels in GaInP on Ge and Ge-on-Si substrates by photoluminescence and cathodoluminescence, J. Cryst. Growth 370 (2013) 168.
- [17] https://www.lesker.com/newweb/ped/physical-vapor-deposition-systems.cfm.
- [18] D.K. Schroder, Semiconductor Material and Device Characterization, 3rd ed., Wiley, Hoboken, NJ, USA, 2006.
- [19] K. Martens, C.O. Chui, G. Brammertz, B.D. Jaeger, D. Kuzum, M. Meuris, M.M. Heyns, T. Krishnamohan, K. Saraswat, H.E. Maes, G. Groeseneken, On the correct extraction of interface trap density of MOS devices with high-mobility semiconductor substrates, IEEE Trans. Electron. Devices 55 (2008) 547.
- [20] H. Michaelson, The work function of the elements and its periodicity, J. Appl. Phys. 48 (1977) 4729.
- [21] A. Dimoulas, P. Tsipas, A. Sotiropoulos, E.K. Evangelou, Fermi-level pinning and charge neutrality level in germanium, Appl. Phys. Lett. 89 (2006) 252110.
- [22] A. Thanailakis, D.C. Northrop, Metal-germanium Schottky barriers, Solid State Electron. 16 (1973) 1383.
- [23] E.D. Marshall, C.S. Wu, C.S. Pai, D.M. Scott, S.S. Lau, Metal-germanium contacts and germanide formation, Mater. Res. Soc. Symp. Proc. 47 (1985) 161.
- [24] J. Hu, H.-S. Philip Wong, Effect of annealing ambient and temperature on the electrical characteristics of atomic layer deposition Al<sub>2</sub>O<sub>3</sub>/In<sub>0.53</sub>Ga<sub>0.47</sub>As metaloxide-semiconductor capacitors and MOSFETs, J. Appl. Phys. 111 (2012) 044105.
- [25] L. Kornblum, P. Shekhter, Y. Slovatizky, Y. Amouyal, M. Eizenberg, Composition and crystallography dependence of the work function: experiment and calculations of Pt-Al alloys, *Phys. Rev. B* 86 (2012) 125305.
- [26] Y.-M. Kim, J.-S. Lee, Tunable work functions of platinum gate electrode on HfO<sub>2</sub> thin films for metal-oxide-semiconductor devices, Appl. Phys. Lett. 92 (2008) 102901.
- [27] P. Srinivasan, N.A. Chowdhury, D. Misra, Charge trapping in ultrathin hafnium silicate/metal gate stacks, IEEE Electron Dev. Lett. 26 (2005) 913.
- [28] J.R. Brews, Rapid Interface parameterization using a single MOS conductance curve, Solid State Electron. 26 (1983) 711.
- [29] E.H. Nicollian, J.R. Brews, MOS Physics and Technology, Wiley, Hoboken, NJ, USA, 2003.
- [30] Q. Xie, S. Deng, M. Schaekers, D. Lin, M. Caymax, A. Delabie, X.-P. Qu, Y.-L. Jiang, D. Deduytsche, C. Detavernier, Germanium surface passivation and atomic layer deposition of high-k dielectrics—a tutorial review on Ge-based MOS capacitors, Semicond. Sci. Technol. 27 (2012) 074012.
- [31] S.-H. Tang, C.-I. Kuo, H.-D. Trinh, E.Y. Chang, H.-Q. Nguyen, C.-L. Nguyen, G.-L. Luo, Ge epitaxial films on GaAs (100), (110), and (111) substrates for applications of CMOS heterostructural integrations, J. Vac. Sci. Technol. B31 (2013) 021203.
- [32] T. Sasada, Y. Nakakita, M. Takenaka, S. Takagi, Surface orientation dependence of interface properties of GeO<sub>2</sub>/Ge metal-oxide-semiconductor structures fabricated by thermal oxidation, J. Appl. Phys. 106 (2009) 073716.
- [33] C. Riddet, J.R. Watling, K.H. Chan, E.H.C. Parker, T.E. Whall, D.R. Leadley, A. Asenov, Hole mobility in germanium as a function of substrate and channel orientation, strain, doping, and temperature, IEEE Trans. Electron. Dev. 59 (2012) 1878.
- [34] J.Y. Lin, A.M. Roy, A. Nainani, Y. Sun, K.C. Saraswat, Increase in current density for metal contacts to n-germanium by inserting TiO<sub>2</sub> interfacial layer to reduce Schottky barrier height, Appl. Phys. Lett. 98 (2011) 092113.
- [35] P.P. Manik, S. Lodha, Contacts on n-type germanium using variably doped zinc oxide and highly doped indium tin oxide interfacial layers, Appl. Phys. Express 8 (2015) 051302.
- [36] S. Baldovino, A. Molle, M. Fanciulli, Influence of the oxidizing species on the Ge dangling bonds at the (100)Ge/GeO<sub>2</sub> interface, Appl. Phys. Lett. 96 (2010) 222110.
- [37] W. Mönch, Role of virtual gap states and defects in metal-semiconductor contacts, Phys. Rev. Lett. 58 (1986) 1260.
- [38] W. Mönch, Chemical trends of barrier heights in metal-semiconductor contacts: on

the theory of the slope parameter, Appl. Surf. Sci. 92 (1996) 367.

- [39] J. Robertson, Band offsets of wide-band-gap oxides and implications for future electronic devices, J. Vac. Sci. Technol. B18 (2000) 1785.
  [40] J. Hu, K.C. Saraswat, H.S. Philip Wong, Metal/III-V Schottky barrier height tuning for the design of nonalloyed III-V field-effect transistor source/drain contacts, J. Appl. Phys. 107 (2010) 063712.
- [41] A. Molle, L. Lamagna, C. Grazianetti, G. Brammertz, C. Merckling, M. Caymax, S. Spiga, M. Fanciulli, Reconstruction dependent reactivity of As-decapped  $In_{0.53}Ga_{0.47}As(001)$  surfaces and its influence on the electrical quality of the interface with  $Al_2O_3$  grown by atomic layer deposition, Appl. Phys. Lett. 99 (2011) 193505.