

# Integration of SrTiO<sub>3</sub> on Crystallographically Oriented Epitaxial Germanium for Low-Power Device Applications

Mantu K. Hudait,\*<sup>,†</sup> Michael Clavel,<sup>†</sup> Yan Zhu,<sup>†</sup> Patrick S. Goley,<sup>†</sup> Souvik Kundu,<sup>‡</sup> Deepam Maurya,<sup>‡</sup> and Shashank Priya<sup>‡</sup>

Supporting Information



ABSTRACT: SrTiO<sub>3</sub> integration on crystallographic oriented (100), (110), and (111) epitaxial germanium (Ge) exhibits a potential for a new class of nanoscale transistors. Germanium is attractive due to its superior transport properties while SrTiO<sub>3</sub> (STO) is promising due to its high relative permittivity, both being critical parameters for next-generation low-voltage and low-leakage metal-oxide semiconductor field-effect transistors. The sharp heterointerface between STO and each crystallographically oriented Ge layer, studied by cross-sectional transmission electron microscopy, as well as band offset parameters at each heterojunction offers a significant advancement for designing a new generation of ferroelectric-germanium based multifunctional devices. Moreover, STO, when used as an interlayer between metal and n-type ( $4 \times 10^{18}$  cm<sup>-3</sup>) epitaxial Ge in metal—insulator—semiconductor (MIS) structures, showed a 1000 times increase in current density as well as a decrease in specific contact resistance. Furthermore, the inclusion of STO on n-Ge demonstrated the first experimental findings of the MIS behavior of STO on n-Ge.

KEYWORDS: germanium, strontium titanate, epitaxy, molecular beam epitaxy, heterostructure

#### INTRODUCTION

Shrinking feature sizes of Si nanoscale transistors have enabled an increase in transistor densities, resulting in an increase in the power consumption of high-density integrated circuits. This trend in increasing transistor density has been central to realizing cost-effective, powerful computing systems for several decades. However, further downscaling of Si transistors faces several critical issues due to the increasing difficulty in reducing supply voltage  $(V_{\rm DD})$ , and an increase in leakage current that degrades the switching current ratio between the ON and OFF states. Lowering  $V_{\mathrm{DD}}$  can reduce dynamic power quadratically and leakage power linearly; however, the lower operating electric field also results in a lower carrier velocity and, hence, reduced transistor ON current. The decrease in gate voltage also increases the leakage power due to a lower voltage range available in which to turn off the transistor. One enticing approach is to change the transistor architecture from planar to fin field-effect transistors (FinFETs), where the "fin" design allows the gate to control the channel from three sides as

opposed to one.<sup>1,2</sup> In parallel, crystallographically oriented (100) and (110) low band gap, high-mobility germanium (Ge) is substituted as the channel material,<sup>3</sup> allowing for device operation below 0.5 V  $V_{\rm DD}$  while maintaining high performance. Ge has great potential due to its low-field bulk mobility gains of up to 2× for electrons and 4× for holes when compared with Si. Indeed, the hole mobility in (110)Ge channels oriented along the  $\langle 110 \rangle$  direction exhibits a 2.3× mobility increase compared with (100)Ge, while the electron mobility in (111)-oriented Ge is 1.8× higher than both (100) Ge and (110)Ge orientations.<sup>4–8</sup> Furthermore, with continued transistor scaling, high electron mobility channel materials and device architectures based on  $In_xGa_{1-x}As$  (0.53  $\leq x \leq 1$ ) were demonstrated on Si substrates, while for complementary CMOS logic application, high hole mobility and high-

Received: December 29, 2014 Accepted: February 19, 2015

<sup>&</sup>lt;sup>†</sup>Advanced Devices & Sustainable Energy Laboratory (ADSEL), Bradley Department of Electrical and Computer Engineering, Virginia Tech, Blacksburg, Virginia 24061, United States

<sup>&</sup>lt;sup>‡</sup>Center for Energy Harvesting Materials and Systems (CEHMS), Virginia Tech, Blacksburg, Virginia 24061, United States

performance p-channel materials are mandatory. In this regard, Ge has received a great deal of attention as a p-channel material for next-generation low-power transistors due to its higher bulk hole mobility than Si or any of the III-V materials.

Epitaxial lattice matched Ge with different surface orientations can be tailor-made on different oriented GaAs substrates. Considering several material choices, Ge epitaxial films grown on a large band gap GaAs material is of immense interest due to their lattice matched nature (mismatch ~0.07%) which ensures larger critical layer thickness, lower dislocation density, and a strain-free Ge epitaxial film.9 Very recently, the epitaxial growth of Ge on Si with a large band gap AlAs/GaAs buffer layer was demonstrated, 10 which provides a larger valence band offset for carrier confinement, eliminates parallel conduction to the Ge channel, prevents interdiffusion, and creates a common buffer layer platform for both n- and pchannel transistor structures on Si for the realization of ultralow-power and high-speed CMOS logic applications.

To date, Si nanoscale transistors utilize HfO2 as a gate dielectric. The introduction of new channel materials, such as Ge and InGaAs, for next-generation nanoscale transistors warrants a need for complex oxides with higher dielectric constants (referred to as high-k dielectrics) that have the potential to decrease the electrical equivalent oxide thickness (EOT) below 1 nm. In the past, several complex oxides 11-14 such as SrTiO<sub>3</sub>, BaTiO<sub>3</sub>, MgAl<sub>2</sub>O<sub>4</sub>, PbZr<sub>x</sub>Ti<sub>1-x</sub>O<sub>3</sub>, and La<sub>x</sub>Sr<sub>1-x</sub>MnO<sub>3</sub> have been explored as a replacement for SiO<sub>2</sub> in Si transistors to overcome the fundamental physical limitations of EOT as well as act as an effective insulator for Si metal-oxide-semiconductor field effect transistors (MOS-FETs). Among all reported complex oxides, the perovskite-type complex oxide SrTiO<sub>3</sub> (STO) has been widely studied for integration with Si<sup>14-19</sup> and GaAs.<sup>20-24</sup> The combination of STO and crystallographically oriented epitaxial Ge merges the rich properties of perovskite oxides<sup>25-29</sup> with the superior transport properties of Ge, resulting in a new class of heterostructures with novel materials properties that offer the potential for a range of multifunctional devices, including optoelectronics, nanoelectronics, and memory. 30-34 The experimental band offset data for the STO/Ge heterointerface with epitaxial (100)Ge, (110)Ge, and (111)Ge has not been reported yet and it is important to know this information to determine the functional range of STO on Ge. The functionalities include the use of STO as a gate dielectric as well as for forming low-resistance ohmic contacts to n-type Ge, which is essential in achieving higher transistor drive current at low  $V_{\rm DD}$ . To achieve a low specific contact resistance to n-type Ge via metal-insulator-semiconductor (MIS) contacts, a thin STO layer with a low conduction band offset  $(\Delta E_C)$  with respect to Ge is essential. Very recently, a unified model was proposed to achieve a low specific contact resistance on n-type Ge from a series of insulating materials, in which STO was found to be one of the promising candidates<sup>35</sup> due to its higher dielectric constant. However, the conduction band offset results of each STO/Ge heterojunction depend primarily on the ability to accurately determine the band gap of STO.

In this paper, we demonstrate the growth, band alignment properties, MIS contact behavior, and specific contact resistance studies of pulsed laser deposited STO on epitaxial (100)Ge, (110)Ge, and (111)Ge layers grown using molecular beam epitaxy. The valence and conduction band discontinuities,  $\Delta E_{\rm V}$  and  $\Delta E_{\rm C}$ , for each STO/Ge heterojunction were larger than 2 and 0.5 eV, respectively, which is sufficient to serve as a

blocking barrier for holes and electrons in low-power device applications, i.e., if the driving voltage of the transistor is less than 0.5 V. Furthermore, the thin STO layer can also facilitate low specific MIS contact resistance, as suggested in ref 35. In addition, the 1000× increase in current density after the insertion of a 3 nm STO layer between the titanium (Ti) metal and n-type ( $\sim$ 6 × 10<sup>16</sup> cm<sup>-3</sup>) bulk Ge layer is indicative of a lower Schottky barrier height, resulting in contact resistivity on the order of  $1 \times 10^{-3} \Omega$ -cm<sup>2</sup> on n-type  $(4 \times 10^{18} \text{ cm}^{-3})$ epitaxial (100)Ge and (110)Ge layers, thus establishing STO as a favorable candidate in next-generation low-power Ge nanoscale devices.

#### ■ RESULTS AND DISCUSSION

Material Characterization. Figure 1 shows the highresolution triple-axis (004) symmetric X-ray rocking curve from



Figure 1. X-ray rocking curve from the 200 nm thick Ge grown on (100)GaAs substrate showing the Pendellösung oscillation fringes indicating a superior quality Ge layer and Ge/GaAs heterointerface.

the 200 nm Ge epilayer grown on a (100)GaAs substrate. The peak separation between the Ge epilayer and the GaAs substrate is approximately 180 arc-sec, as shown in Figure 1. The X-ray rocking curve also shows the appearance of strong Pendellösung oscillation fringes on both sides of the Ge/GaAs peaks, implying the presence of a parallel and sharp heterointerface. In reality, the strong interference fringes can only be observed in a structure that has near ideal parallel boundaries. Similar X-ray rocking curves from (110)Ge and (111)Ge orientations were reported earlier. The reciprocal space map (RSM) exhibits two distinct reciprocal lattice point maxima corresponding to the GaAs substrate and the Ge epilayer (not shown here). When translated into the RSM, the thickness of the fringes shown in Figure 1 become contours of intensity. The degree of relaxation of the Ge epilayer was found to be less than 5% with respect to the GaAs substrate. Such minimal relaxation is expected due to the quasi-lattice matched nature (~0.07% lattice mismatch) of the Ge/GaAs heterostructure.

Figure 2a-d shows the cross-sectional transmission electron microscopy (TEM) micrographs of the STO/(110)Ge/ (110)GaAs structure showing the interface of STO/(110)Ge/ (110)GaAs. The relative uniformity of the STO/Ge interface is visible in the high-resolution TEM micrograph of the STO/ (110)Ge and STO/(100)Ge heterojunctions, respectively. These micrographs also demonstrate the sharp nature of the heterointerfaces. Furthermore, the TEM results demonstrate the high degree of coherency of the pulse laser deposited ~15



Figure 2. . (a) Cross-sectional TEM micrograph of a  $SrTiO_3$  layer deposited on epitaxial (110)Ge grown on (110) GaAs substrate. (b) Uniform thickness of  $SrTiO_3$  in a relatively long range. (c) High-resolution TEM micrograph at the  $SrTiO_3/(110)$ Ge interface. (d) High-resolution TEM micrograph of  $SrTiO_3/(100)$ Ge interface. (e) Schematic of the (110)Ge surface and (f) Ge-based nanoscale FinFET device with  $SrTiO_3$  as a gate dielectric. Sharp heterointerfaces between STO/(110)Ge,  $SrTiO_3/(100)$ Ge, and  $SrTiO_3/(100)$ Ge are demonstrated.

nm thick amorphous STO layer grown on these Ge layers. Moreover, the interface between the amorphous STO and the Ge layer is uniform, which is indispensable in minimizing interface scattering for carrier transport from source to drain in a nanoscale Ge transistor. Figure 2e shows a schematic of the (110) Ge surface and the distance,  $(a/\sqrt{3}) = 3.27$  Å, between the two lines indicated in this figure is in agreement with the measured results shown in parts (c) or (d) of Figure 2. In a next-generation nanoscale Ge FinFET transistor structure, shown in Figure 2f, where the (100) and (110)Ge surfaces are the carrier transport planes, a smooth, uniform, and conformal oxide layer on these crystallographically oriented Ge heterointerfaces is essential. With use of these STO/Ge heterointerfaces, one can achieve superior transport characteristics in terms of lower interface states, minimal or no frequency dispersion, lower capacitance-voltage hysteresis, and targeted equivalent oxide layer thickness, 8 all essential for ultra-lowpower Ge transistors.

**Band Gap.** The band gap of thin amorphous STO is essential in determining the conduction band offset of STO on crystallographically oriented Ge layers. The band gap of the STO layer has been reported in the literature from 3.2 to 3.91 eV.  $^{15,24,36,37}$  The absorption coefficient,  $\alpha$ , is related to the band gap energy,  $E_{\rm g}$  as  $(\alpha h v)^2 = A(h v - E_{\rm g})$ , where A is a constant and h v is the incident photon energy. Figure 3a shows the experimental  $(\alpha h v)^2$  versus h v Tauc plot for 30 nm amorphous STO layer deposited on a fused silica substrate using pulsed laser ablation (PLD). By extrapolating the linear region at the absorption edge to the x-axis of the graph, a band gap energy of 3.95 eV was determined, which is consistent with results



**Figure 3.** . (a) Experimental absorption coefficient as a function of photon energy near the energy gap of 30 nm SrTiO $_3$  measured by transmission method. (b) Experimental absorption coefficient as a function of photon energy near the energy gap of 30 nm SrTiO $_3$  measured by variable angle spectroscopic ellipsometry. The amorphous SrTiO $_3$  band gap of 3.95 eV was determined from these plots.

reported in the literature.  $^{37}$  To further confirm the band gap of amorphous STO on epitaxial Ge, variable angle spectroscopic ellipsometry (VASE) was utilized to extract the optical band gap of STO on epitaxial (110)Ge from reflectance measurements of a 30 nm STO thin film. Figure 3b shows the Tauc plot of the absorption coefficient as a function of photon energy extracted from the VASE data fitting. Extrapolation of the linear region at the onset of photon absorption results in a band gap of  $\sim\!\!3.95$  eV, in excellent agreement with the STO band gap via transmission measurements on silica substrates. It is well-known that amorphous STO is an insulating material with a resistivity of more than  $10^3$   $\Omega$ -cm and an electron mobility of epitaxial STO less than 10 cm $^2/\mathrm{V}\cdot\mathrm{s}$  at room temperature.  $^{27,38}$  In

addition, SrTiO<sub>3</sub> exhibits high resistivity as it does not have any transitions near room temperature and can therefore act as an effective insulator for Ge-based nanoscale transistors.

Band Offset. The energy band alignment between STO and the crystallographically oriented Ge in STO/Ge heterojunctions is of great importance, as on one hand, a sufficient barrier for electrons and holes is needed to suppress the tunneling leakage current in nanoscale transistors utilizing STO as a gate dielectric, while on the other hand, a lower conduction band offset is essential in achieving lower specific contact resistance. Thus, there is a trade-off between the band offset values and the requirement for having a low contact resistance. Furthermore, the energy band alignment can also provide a possibility for STO to be used as a common gate dielectric for both n- and pchannel Ge nanoscale transistors. The valence band offset,  $\Delta E_{v_1}$ at each STO/Ge heterojunction was measured using X-ray photoelectron spectroscopy (XPS) and angle integrated photoelectron energy distribution curves for the valence band maximum (VBM). Using these methods, Ge 3d and Sr 3d<sub>5/2</sub> core level (CL) spectra were recorded and the binding energy was corrected by adjusting the carbon 1s CL peak position to 285.0 eV for each sample surface. Figures 4, 5, and 6 show XPS spectra of (i) Sr  $3d_{5/2}$  ( $E_{Sr3d_{5/2}}^{Sr}$ ) core level and VBM ( $E_{VBM}^{Sr}$ ) from a 15 nm thick STO film, (ii) Ge 3d core level ( $E_{\rm Ge3d}^{\rm Ge}$ ) and VBM ( $E_{VBM}^{Ge}$ ) each oriented Ge layer, and (iii) Ge 3d core level  $(E_{\text{Ge3d}}^{\text{Ge}})$  and Sr  $3d_{5/2}$  core level  $(E_{\text{Sr3d}_{5/2}}^{\text{Sr}})$  spectra from 1.5 nm STO on (100)Ge, (110)Ge, and (111)Ge interfaces,



**Figure 4.** XPS spectra of (i) Sr  $3d_{5/2}$  ( $E_{Sr3d_{5/2}}^{Sr}$ ) core level, VBM ( $E_{VBM}^{Sr}$ ) from 15 nm SrTiO<sub>3</sub> film, (ii) Ge 3d core level ( $E_{Ge3d}^{Ge}$ ) and valence band maximum, VBM ( $E_{VBM}^{Ge}$ ) of (100)Ge film, and (iii) Sr  $3d_{5/2}$  ( $E_{Sr3d_{5/2}}^{Sr}$ ), Ge 3d ( $E_{Ge3d}^{Ge}$ ) core levels from 1.5 nm SrTiO<sub>3</sub> film/(100)Ge interface, respectively.



**Figure 5.** XPS spectra of (i) Sr  $3d_{5/2}$  ( $E_{Sr3d_{5/2}}^{Sr}$ ) core level, VBM ( $E_{VBM}^{Sr}$ ) from 15 nm SrTiO<sub>3</sub> film, (ii) Ge 3d core level ( $E_{Ge3d}^{Ge}$ ) and valence band maximum, VBM ( $E_{VBM}^{Ge}$ ) of (110)Ge film, and (iii) Sr  $3d_{5/2}$  ( $E_{Sr3d_{5/2}}^{Sr}$ ), Ge 3d ( $E_{Ge3d}^{Ge}$ ) core levels from 1.5 nm SrTiO<sub>3</sub> film/(110)Ge interface, respectively.

respectively. Figure 7 shows the corresponding band alignment and histogram of the band offset distribution obtained from STO on crystallographically oriented epitaxial Ge layers, respectively. The  $\Delta E_{\rm V}$  for each STO/Ge heterojunction was determined from the following equation <sup>39</sup> using the recorded CL spectra,

$$\begin{split} \Delta E_{\rm V} &= (E_{\rm Ge3d}^{\rm Ge} - E_{\rm VBM}^{\rm Ge})^{\rm Ge} - (E_{\rm Sr3d_{5/2}}^{\rm Sr} - E_{\rm VBM}^{\rm Sr})^{\rm 15nmSTO} \\ &- (E_{\rm Ge3d}^{\rm Ge} - E_{\rm Sr3d_{5/2}}^{\rm Sr})^{\rm 1.5nmSTO/Ge\_interface} \end{split}$$

Finally, the conduction band offset,  $\Delta E_C$ , for each STO/Ge heterojunction was determined using the relationship,  $\Delta E_{\rm C} = E_{\rm g}^{\rm STO} - E_{\rm g}^{\rm Ge} - \Delta E_{\rm V}$ , where  $E_{\rm g}^{\rm STO}$  and  $E_{\rm g}^{\rm Ge}$  are the band gaps of STO and Ge, respectively. Using the measured data and the equation above, the measured values of  $\Delta E_{\rm V}$  for STO on (100)Ge, (110)Ge, and (111)Ge heterointerfaces were 2.38  $\pm$ 0.05, 2.67  $\pm$  0.05, and 2.65  $\pm$  0.05 eV, respectively. The calculated  $\Delta E_{\rm C}$  for each STO/Ge heterojunction on (100)Ge, (110)Ge, and (111)Ge was 0.9  $\pm$  0.1, 0.61  $\pm$  0.1, and 0.63  $\pm$ 0.1 eV, respectively, using the measured 3.95 eV band gap of STO as shown in Figure 3 and 0.67 eV as the band gap of Ge tabulated in Table 1. One can find that the measured  $\Delta E_{\rm V}$  is well above 2 eV, required for confining hole carriers inside the p-channel Ge to reduce the leakage current. However, the lower  $\Delta E_{\rm C}$  distribution on (100) and (110)Ge can facilitate MIS contact to n-Ge that can lead to lower specific contact resistance. These  $\Delta E_{\rm C}$  values would be lowered if one were to select the literature-reported band gap of 3.2 eV for bulk STO;



**Figure 6.** XPS spectra of (i) Sr  $3d_{5/2}$  ( $E_{Sr3d_{5/2}}^{Sr}$ ) core level, VBM ( $E_{VBM}^{Sr}$ ) from 15 nm SrTiO<sub>3</sub> film, (ii) Ge 3d core level (E<sub>Ge3d</sub>) and valence band maximum, VBM ( $E_{VBM}^{Ge}$ ) of (111)Ge film, and (iii) Sr  $3d_{5/2}$  $(E_{Sr3d_{co}}^{Sr})$ , Ge 3d  $(E_{Ge3d}^{Ge})$  core levels from 1.5 nm SrTiO<sub>3</sub> film/(111)Ge interface, respectively.



Figure 7. Energy-band alignment of (i) SrTiO<sub>3</sub>/(100)Ge, (ii) SrTiO<sub>3</sub>/ (110)Ge, (iii) SrTiO<sub>3</sub>/(111)Ge, and (iv) histogram of band offset distribution obtained from STO on crystallographically oriented epitaxial Ge layers, respectively.

however, the requirement for thin gate dielectric or insulating contact layers forces one to account for the thickness dependency of the STO band gap in the nanoscale regime. The observed difference in  $\Delta E_{\rm V}$  values between each STO/Ge heterojunctions can be explained due to the difference in

Table 1. Band Offset Values of SrTiO<sub>2</sub> on Crystallographic Oriented Epitaxial Ge Layers<sup>a</sup>

|                               | (100)           | (110)           | (111)           |
|-------------------------------|-----------------|-----------------|-----------------|
| $\Delta E_{ m V} \ ({ m eV})$ | $2.38 \pm 0.05$ | $2.67 \pm 0.05$ | $2.65 \pm 0.05$ |
| $\Delta E_{C}$ (eV)           | $0.9 \pm 0.1$   | $0.61 \pm 0.1$  | $0.63 \pm 0.1$  |

<sup>a</sup>Band gaps of SrTiO<sub>3</sub> and Ge are 3.95 and 0.67 eV, respectively, and are considered for determination of conduction band offset.

surface reconstruction of the crystallographically oriented Ge epilayers.40

The determination of the band offset at the semiconductor/ semiconductor heterojunction was developed by Kraut et al.<sup>39</sup> using XPS and is widely used to determine  $\Delta E_{\rm V}$  at the dielectric and semiconductor heterojunction. However, measures must be taken to compensate the positive changes generated during XPS measurements, especially for oxides. 41,42 Unless these positive charges are neutralized during the XPS measurement by flowing electrons through the sample, there could be positive charge accumulation over the sample surface that potentially affects the band bending due to insufficient compensation of electron loss. In this differential charging effect, the photoelectrons emitted from the semiconductor are compensated by flowing electrons through the sample holder. During our XPS measurements, a continuous flow of electrons was utilized to minimize the binding energy shift caused by the charging effect. Also, the CL and VBM were shifted by the same amount such that the difference between these binding energy values has a less significant effect on the  $\Delta E_{\rm V}$  of STO on Ge. Besides, all measured CLs and valence band binding energy values were corrected by shifting C 1s core level peak to 285.0 eV. Thus, the influence of the charging effect on the measured  $\Delta E_{\rm V}$  between the STO and the crystallographic oriented Ge is minimized.

The presence of GeO<sub>X</sub> would alter the electronic properties of the STO/Ge heterointerface. In the case of PLD deposited STO on epitaxial crystallographic oriented Ge, the GeO<sub>x</sub> formation is due to the ambient O2 atmosphere throughout the deposition process, resulting in the formation of ultrathin, interfacial GeO<sub>x</sub> prior to the STO deposition. This creates an ultrathin interlayer that could passivate Ge dangling bonds at the interface and present an increased energy barrier for carriers due to the larger band gap of GeOx compared with that of STO. Although the presence of GeO<sub>X</sub> was detected in the binding energy (BE) spectra of the Ge 3d CL, it is not an indicator of the reduction of STO at the interface by the Ge scavenging of interfacial O<sup>2-</sup> species. Rather, it is likely that interfacial GeO<sub>x</sub> was formed due to the ambient O<sub>2</sub> atmosphere present throughout the PLD STO deposition. To reinforce this conclusion, Figure 8 shows the Ti 2p CL spectra taken from thick (black) and thin (maroon) STO films on (111)Ge. The BE position of the bulk Ti  $2p_{3/2}$  peak, 458.40 eV, was found to be in excellent agreement with previously reported Ti 2p<sub>3/2</sub> BE values measured for stoichiometric SrTiO<sub>3</sub>.43,44 Moreover, the symmetric nature of the Ti 2p<sub>3/2</sub> peak measured from the thin STO sample indicates that only a single peak fitting is possible, which would not be the case if reduction of Ti species resulted in several Ti<sup>+</sup> states at the interface. The lack of convoluted Ti 2p spectra at the interface therefore suggests that the shift in BE is due only to band bending at the interface and not the reduction of SrTiO<sub>3</sub> via Ge oxide scavenging. Thus, the band alignment values are from the STO on crystallographically oriented epitaxial Ge.



**Figure 8.** Ti 2p CL spectra as a function of binding energy collected from 15 nm thick and 1.5 nm thin STO films deposited on (111)Ge layers.

MIS Contact. Figure 9a-g shows the schematic of the fabricated MIS diodes on n-Ge, high-resolution TEM micrograph of Ti metal/STO/Ge, current density versus voltage characteristics of MIS contacts to (100) n-Ge ( $6 \times 10^{16} \text{ cm}^{-3}$ ) with varying STO thicknesses from 0 to 3 nm, cross-sectional schematic of the fabricated rectangular transfer length measurement (TLM) of Au/Ti/STO/n-Ge/GaAs structures, TEM micrograph of the structure, specific contact resistivity on n +-(100)Ge and (110)Ge (4 × 10<sup>18</sup> cm<sup>-3</sup>) as a function of STO thickness, and specific contact resistivity as a function of sample number evaluated on (100)Ge and (110)Ge, respectively. The current density-voltage (J-V) characteristics of the Au/Ti/3 nm STO/n-Ge MIS contact show a 1000 times increase in current density, indicating a low effective barrier height with ohmic characteristics due to the modulation of the Fermi level by insertion of a thin STO layer. The barrier height drastically decreases with increasing STO thickness, and at a 3 nm STO layer, the J-V characteristics exhibited ohmic behavior with a

low effective barrier height due to Fermi level unpinning. The specific contact resistance,  $\rho_c$ , obtained from transfer length measurement (TLM) decreases with increasing STO layer thickness and it was found to be lower on the (110)Ge orientation as compared with that on the (100)Ge orientation. The doping concentration of the (100)Ge and (110)Ge layer is about  $4 \times 10^{18}$  cm<sup>-3</sup>. A  $\rho_c$  value of  $\sim 1 \times 10^{-3}$   $\Omega$ -cm<sup>2</sup> was achieved either on (110)Ge orientations. This specific contact resistance value was higher than it was predicted in ref 35, owing to the Ge doping concentration of  $2 \times 10^{19}$  cm<sup>-3</sup> used in the simulation as well as the lack of any available conduction band offset data. The cross-sectional TEM micrographs of this Au/Ti/3 nm STO/(110)Ge structure exhibited a uniform and sharp interface, prerequisite for achieving a superior lower contact resistance as well for future nanoscale transistors. In fact, it is well-documented that dielectrics used for MIS contacts are not suitable for use as transistor gate dielectrics since it increases the gate leakage current. To validate this, we have fabricated Al/STO/Ge metal-oxide-semiconductor (MOS) capacitor with and without interfacial layers inserted between the STO and the n-Ge, the results of which are presented in the Supporting Information. It has been concluded that STO can only be used as a MIS contact to the source/ drain of n-Ge and is not suitable as a standalone gate dielectric to n-Ge.

#### CONCLUSIONS

In summary, the pulsed laser deposited perovskite dielectric, SrTiO<sub>3</sub>, on epitaxial crystallographically oriented Ge opens the opportunity for a new class of nanoscale transistors. Sharp heterointerfaces between amorphous SrTiO<sub>3</sub> and the epitaxial (100)Ge or (110)Ge layers as well as between the Ge and the GaAs substrate were achieved. A band gap of 3.95 eV was measured for the amorphous SrTiO<sub>3</sub> layers. The valence band offset relation of  $\Delta E_{\rm V}(110) \geq \Delta E_{\rm V}(111) > \Delta E_{\rm V}(100)$  and conduction band offset relation of  $\Delta E_{\rm C}(110) \leq \Delta E_{\rm C}(111) <$ 



Figure 9. (a) Cross-sectional schematic of the fabricated MIS diodes on Ge, (b) high-resolution cross-sectional TEM micrograph of Ti metal/STO/Ge, (c) current density versus voltage characteristics of MIS contact on bulk n-Ge ( $6 \times 10^{16}$  cm<sup>-3</sup>) as a function of SrTiO<sub>3</sub> thicknesses, (d) cross-sectional schematic of the fabricated rectangular TLM of Au/Ti/SrTiO<sub>3</sub>/n-Ge/GaAs structures, (e) TEM micrograph of the structure in (d), (f) specific contact resistivity on n+-Ge ( $4 \times 10^{18}$  cm<sup>-3</sup>) as a function of SrTiO<sub>3</sub> thicknesses on (110)Ge, and (g) specific contact resistivity as a function of sample number tested on (100)Ge and (110)Ge, respectively.

 $\Delta E_C(100)$  were demonstrated. A  $\Delta E_V > 2$  eVand  $\Delta E_C > 0.5$  eV suggests that SrTiO<sub>3</sub> could be integrated as part of a composite high-k gate dielectric for Ge nanoscale transistors. The lower  $\Delta E_{\rm C}$  at the n-(100)Ge demonstrates an unpinning of the Fermi level with a reduced barrier height enabling a specific contact resistance of  $1 \times 10^{-3} \Omega$ -cm<sup>2</sup> on n-type (4 ×  $10^{18} \text{ cm}^{-3}$ ) (110)Ge. It has been reported that the Ge substrate doping has an exponential effect on the specific contact resistance of the MIS contact to n-Ge, 45 while experimental results have strongly differed from the theoretical predictions.<sup>35</sup> Moreover, with increased doping concentration in Ge from  $\sim 4 \times 10^{18}$  cm<sup>-3</sup> (in this work) to  $1 \times 10^{19}$  cm<sup>-3</sup>, the specific contact resistance is expected to decrease substantially when using STO as an interlayer for MIS contacts to n-Ge. This is the first experimental study of MIS contacts to n-Ge using STO as an interlayer dielectric. Furthermore, the inclusion of interlayer between STO and n-Ge enables a ~108 reduction in leakage current density as compared with the standalone STO gate dielectric. Therefore, the SrTiO<sub>3</sub>/Ge band offset parameters, role of SrTiO3 as an interlayer for reducing the barrier height and lowering contact resistance, and composite gate dielectric for enhancing the transistor drive current, paves the way for designing Ge-based nanoscale devices.

# MATERIALS AND METHODS

Material Synthesis. The undoped epitaxial 80-200 nm thick Ge layers were grown using an in situ growth process on epi-ready polar (100)GaAs, nonpolar (110)GaAs, and polar (111)A GaAs substrates using separate solid source molecular beam epitaxy growth chambers for the Ge and III-V materials, connected via an ultrahigh vacuum transfer chamber. The growth temperature and growth rate of epitaxial Ge were 400 °C and 0.1 Å/s, respectively. The details of the growth procedure are reported elsewhere. 9,10 Epitaxial (100)Ge, (110)Ge, and (111)Ge layers were cleaned using NH<sub>4</sub>OH:H<sub>2</sub>O<sub>2</sub>:H<sub>2</sub>O (2:1:1000 volume ratio) for 5 s prior to loading into the PLD chamber for the STO deposition. The queue time was minimized between the cleaning of each Ge layer and STO deposition. The 1.5 and 15 nm STO films were deposited by PLD using a KrF excimer laser ( $\lambda = 248 \text{ nm}$ ) on epitaxial (100)Ge, (110)Ge, and (111)Ge layers in separate runs at a deposition rate of ~0.5 Å/s. A stoichiometric STO target was synthesized by a conventional mixed-oxide processing route and the powder X-ray diffraction from this target is shown in Supporting Information, Figure S1. The focused laser beam irradiates the rotating target at 89 rpm, with a laser energy density of  $\sim 2.5 \text{ J/cm}^2$  at a repetition rate of 10 Hz. The STO deposition on each epitaxial crystallographically oriented Ge layer was made using a vacuum chamber with an oxygen pressure of 100 mTorr during the deposition to maintain the stoichiometry of the STO layer. During the STO deposition, the substrate temperature of all Ge films was kept constant at 250 °C.

Materials Characterization. To determine the structural quality and the relaxation state of STO on epitaxial Ge layers, high-resolution triple-axis X-ray rocking curves and reciprocal space maps were recorded. Cross-sectional high-resolution transmission electron microscopy (HR-TEM) was used to characterize the interface between the STO and the Ge epilayer. HR-TEM imaging was performed using an FEI Titan 80-300 transmission electron microscope. For this purpose, the electron transparent foils of thin film cross sections of SrTiO<sub>3</sub>/(100)Ge/(100)GaAs and SrTiO<sub>3</sub>/(110)Ge/(110)GaAs were

prepared by a standard polishing technique, i.e. mechanical grinding, dimpling, and Ar+ ion beam milling. The band gap of the SrTiO<sub>3</sub> layer was determined by collecting the transmittance data from the 30 nm SrTiO<sub>3</sub> layer using ultravioletvisible-near-infrared spectrometer. Furthermore, the band gap of STO layer on (110)Ge was determined from optical dispersion collected using a J.A. Woollam variable angle spectroscopic ellipsometer. The band alignment of STO on each Ge layer was investigated using a PHI Quantera SXM XPS system with a monochromated Al K $\alpha$  (energy of 1486.7 eV) Xray source. The Ge 3d and Sr 3d<sub>5/2</sub> CL binding energy spectra as well as Ge and Sr valence band binding energy spectra were collected with a pass energy of 26 eV and an exit angle of 45°. The binding energy was corrected by adjusting the carbon 1s CL peak position to 285.0 eV for each sample surface. Curve fitting was performed by CasaXPS 2.3.14 using a Lorentzian convolution with a Shirley-type background. The CL energy position was defined to be the center of the peak width at half of the peak height. The VBM values were determined by linear extrapolation of the leading edge to the baseline of the valence band spectra recorded for the 15 nm STO and each crystallographically oriented Ge. The VBM value is sensitive to the choice of points on the leading edge used to obtain the regression line. The uncertainty of  $\Delta E_{\rm V}$  and  $\Delta E_{\rm C}$  values were found to be in the range of 0.05-0.1 eV by the regression analysis of selected data over the linear region.

The Au/Ti/STO/(100)Ge MIS contacts with varying STO thicknesses from 1 to 3 nm were fabricated using optical photolithography and electron beam evaporation of Au and Ti metals with different contact dimensions. The linear transmission line measurement method on (100)Ge and (110)Ge layers with Au/Ti metals were implemented to measure the specific contact resistance. The detailed fabrication process is discussed in Supporting Information, Figure S2. STO/Ge MOS capacitors with different gate stacks were fabricated using optical photolithography and E-beam evaporation of highpurity Al. The interfacial layer consisting of 0.8 nm GeO<sub>2</sub> (regrowth using oxygen furnace) and 3 nm Al<sub>2</sub>O<sub>3</sub> was deposited using atomic layer deposition in a Cambridge NanoTech system using trimethylaluminum as the Al precursor and H2O as the oxygen source, respectively. The currentvoltage characteristics and capacitance-voltage characteristics were measured using a Keithley 4200 SCS, HP4284A, and Cascade Summit 9000 probe station with Cascade DCM200 probe manipulators, shown in Supporting Information, Figure

# ASSOCIATED CONTENT

# Supporting Information

Details of the SrTiO $_3$  material synthesis and X-ray diffraction spectrum of the STO target, detailed process flow for the fabrication of metal/STO/Ge metal—insulation—semiconductor contacts and optical micrograph of the TLM pattern, and MOS capacitor characteristics of STO/Ge with and without interfacial layer. This material is available free of charge via the Internet at http://pubs.acs.org

# AUTHOR INFORMATION

#### **Corresponding Author**

\*Telephone: (540) 231-6663. Fax: (540) 231-3362. E-mail: mantu.hudait@vt.edu.

#### Notes

The authors declare no competing financial interest.

#### ACKNOWLEDGMENTS

This work is supported in part by National Science Foundation (NSF) under Grant no. ECCS-1348653. Y.Z. and M.C. acknowledge financial support from NSF under Grant no. ECCS-1028494 and ECCS-1348653, respectively. P.G. acknowledges support from an NSF Graduate Research Fellowship. S.P. and D.M. acknowledge the financial support from the Office of Basic Energy Science, Department of Energy, through Grant no. DE-FG02-06ER46290. S.K. was supported through the NSF INAMM program. Authors also acknowledge Dr. A. Roy for STO target synthesis, Dr. N. Singh from J.A. Woollam for modeling of VASE data for the determination of STO band gap, NCFL-Institute for Critical Technology and Applied Science, and Virginia Tech Nanofabrication facilities for materials characterization and device fabrication, respectively.

# REFERENCES

- (1) Kavalieros, J. T.; Doyle, B.; Datta, S.; Dewey, G.; Doczy, M.; Jin, B.; Lionberger, D.; Metz, M.; Rachmady, W.; Radosavljevic, R.; Shah, U.; Zelick, N.; Chau, R. Tri-Gate Transistor Architecture with High-k Gate Dielectrics, Metal Gates and Strain Engineering. In VLSI Technology, 2006. Digest of Technical Papers. 2006 Symposium on International Symposium on VLSI Technology, Systems, and Applications, Honolulu, HI, June 13–15, 2006; IEEE: New York, 2006; doi: 10.1109/VLSIT.2006.1705211.
- (2) International Technology Roadmap for Semiconductors (2013); http://www.itrs.net/Links/2013ITRS/2013Chapters/2013PIDS\_Summary.pdf.
- (3) Duriez, B.; Vellianitis, G.; van Dal, M. J.; Doornbos, G.; Oxland, R.; Bhuwalka, K. K.; Holland, H.; Chang, Y. S.; Hsieh, C. H.; Yin, K. M.; See, Y. C.; Passlack, M.; Diaz, C. H. Scaled p-channel Ge FinFET with optimized gate stack and record performance integrated on 300mm Si wafers. In *IEEE International Electron Devices Meeting (IEDM)*, Washington, DC, Dec 9–11, 2013; IEEE: New York, 2013; DOI: 10.1109/IEDM.2013.6724666.
- (4) Hsieh, B.-F.; Chang, S.-T. Subband structure and effective mass of relaxed and strained Ge (110) PMOSFETs. *Solid-State Electron.* **2011**, *60*, 37–41.
- (5) Dissanayake, S.; Zhao, Y.; Sugahara, S.; Takenaka, M.; Takaghi, S. Channel direction, effective field, and temperature dependencies of hole mobility in (110)-oriented Ge-on- insulator p-channel metal-oxide-semiconductor field-effect transistors fabricated by Ge condensation technique. *J. Appl. Phys.* **2011**, *109*, 033709–033716.
- (6) Kuhn, K. J.; Avci, U.; Cappellani, A.; Giles, M. D.; Haverty, M.; Kim, S.; Kotlyar, R.; Manipatruni, S.; Nikonov, D.; Pawashe, C.; Radosavljevic, R.; Rios, R.; Shankar, S.; Vedula, R.; Chau, R.; Young, I. The Ultimate CMOS Device and Beyond. In *IEEE International Electron Devices Meeting (IEDM)*, San Francisco, CA, Dec 10–13, 2012;IEEE: New York, 2012; 10.1109/IEDM.2012.6479001.
- (7) Krishnamohan, T.; Kim, D.; Dinh, T. V.; Pham, A.; Meinerzhagen, B.; Jungemann, C.; Saraswat, K. Comparison of (001), (110) and (111) uniaxial-and biaxial strained Ge and strained Si PMOS DGFETs for all channel orientations: Mobility enhancement, Drive current, delay and off-state leakage. In *IEEE International Electron Devices Meeting (IEDM)*, San Francisco, CA, December 15–17, 2008; IEEE: New York; DOI: 10.1109/IEDM.2008.4796845.
- (8) Dissanayake, S.; Tomiyama, K.; Sugahara, S.; Takenaka, M.; Takagi, S. High Performance Ultrathin (110)-Oriented Ge-on-Insulator p-Channel Metal—Oxide— Semiconductor Field-Effect Transistors Fabricated by Ge Condensation Technique. *Appl. Phys. Exp.* **2010**, *3*, 041302—041304.
- (9) Hudait, M. K.; Zhu, Y.; Jain, N.; Hunter, J. L., Jr. Structural, morphological, and band alignment properties of GaAs/Ge/GaAs

- heterostructures on (100), (110) and (111)A GaAs substrates. J. Vac. Sci. Technol. B 2013, 31, 011206-1-011206-14.
- (10) Hudait, M. K.; Clavel, M.; Goley, P.; Jain, N.; Zhu, Y. Heterogeneous Integration of Epitaxial Ge on Si using AlAs/GaAs Buffer Architecture: Suitability for Low-power Fin Field-Effect Transistors. Sci. Rep. 2014, 4, 6964–6969.
- (11) Habermeier, H.-U. Thin films of perovskite type complex oxides. *Mater. Today* **2007**, *10*, 34–43.
- (12) Szot, K.; Speier, W.; Bihlmayer, G.; Waser, R. Switching the electrical resistance of individual dislocations in single-crystalline SrTiO<sub>3</sub>. *Nat. Mater.* **2006**, *5*, 312–320.
- (13) Ihara, M.; Arimoto, Y.; Jifuku, M.; Kimura, T.; Kodama, S.; Yamawaki, H.; Yamaoka, T. Vapor Phase Epitaxial Growth of MgO-Al<sub>2</sub>O<sub>3</sub>. *J. Electrochem. Soc.* **1982**, *129*, 2569–2573.
- (14) Reiner, J. W.; Kolpak, A. M.; Segal, Y.; Garrity, K. F.; Ismail-Beigi, S.; Ahn, C. H.; Walker, F. J. Crystalline Oxides on Silicon. *Adv. Mater.* **2010**, 22, 2919–2938.
- (15) Amy, F.; Wan, A. S.; Kahn, A.; Walker, F. J.; McKee, R. A. Band offsets at heterojunctions between SrTiO<sub>3</sub> and BaTiO<sub>3</sub> and Si(100). *J. Appl. Phys.* **2004**, *96*, 1635–1639.
- (16) McKee, R. A.; Walker, F. J.; Chisholm, M. F. Crystalline Oxides on Silicon: The First Five Monolayers. *Phys. Rev. Lett.* **1998**, *81*, 3014–3017
- (17) Jeon, S.; Walker, F. J.; Billman, C. A.; McKee, R. A.; Hwang, H. Electrical characteristics of epitaxially grown SrTiO<sub>3</sub> on silicon for metal-insulator-semiconductor gate dielectric applications. *IEEE Electron Device Lett.* **2003**, 24, 218–220.
- (18) Jeon, S.; Walker, F. J.; Billman, C. A.; McKee, R. A.; Hwang, H. Epitaxial  $SrTiO_3$  on silicon with EOT of 5.4Å for MOS gate dielectric applications. In *IEEE International Electron Devices Meeting (IEDM)*, San Francisco, CA, Dec 8–11, 2002; IEEE, New York, 2002; DOI: 10.1109/IEDM.2002.1175996.
- (19) Spreitzer, M.; Egoavil, R.; Verbeeck, J.; Blank, D. H.; Rijnders, G. Pulsed laser deposition of SrTiO<sub>3</sub> on a H-terminated Si substrate. *J. Mater. Chem. C* **2013**, *1*, 5216–5222.
- (20) Liang, Y.; Curless, J.; McCready, D. Band alignment at epitaxial SrTiO<sub>3</sub>-GaAs(001) heterojunction. *Appl. Phys. Lett.* **2005**, *86*, 082905-1–082905-3.
- (21) Klie, R. F.; Zhu, Y.; Altman, E. I.; Liang, Y. Atomic structure of epitaxial  $SrTiO_3$ —GaAs(001) heterojunctions. *Appl. Phys. Lett.* **2005**, 87, 143106-1–143106-3.
- (22) Liang, Y.; Kulik, J.; Eschrich, T. C.; Droopad, R.; Yu, Z.; Maniar, P. Hetero-epitaxy of perovskite oxides on GaAs(001) by MBE. *Appl. Phys. Lett.* **2004**, *85*, 1217–1219.
- (23) Louahadj, L.; Bachelet, R.; Regreny, P.; Largeau, L.; Dubourdieu, C.; Saint-Girons, G. Molecular beam epitaxy of SrTiO<sub>3</sub> on GaAs(001): GaAs surface treatment and structural characterization of the oxide layer. *Thin Solid Films* **2014**, *563*, 2–5.
- (24) Yang, Z.; Huang, W.; Hao, J. Determination of band alignment of pulsed-laser-deposited perovskite titanate/III-V semiconductor heterostructure using X-ray and ultraviolet photoelectron spectroscopy. *Appl. Phys. Lett.* **2013**, *103*, 031919-1–031919-5.
- (25) Mannhart, J.; Schlom, D. G. Oxide interfaces-An opportunity for electronics. *Science* **2010**, 327, 1607–1611.
- (26) Reinle-Schmitt, M. L.; Cancellieri, C.; Li, D.; Fontaine, D.; Medarde, M.; Pomjakushina, E.; Schneider, C. W.; Gariglio, S.; Ghosez, Ph.; Triscone, J.-M.; Willmott, P. R. Tunable conductivity threshold at polar oxide interfaces. *Nat. Commun.* **2012**, *3*, 1–6.
- (27) Son, J.; Moetakef, P.; Jalan, B.; Bierwagen, O.; Wright, N. J.; Engel-Herbert, R.; Stemmer, S. Epitaxial SrTiO<sub>3</sub> films with electron mobilities exceeding 30,000 cm $^2$  V $^{-1}$  s $^{-1}$ . *Nat. Mater.* **2010**, 9, 482–484.
- (28) Ohtomo, A.; Hwang, H. Y. A high-mobility electron gas at the LaAlO<sub>3</sub>/SrTiO<sub>3</sub> heterointerface. *Nature* **2004**, *427*, 423–426.
- (29) McKee, R. A.; Walker, F. J.; Chisholm, M. F. Physical structure and inversion charge at a semiconductor interface with crystalline oxide. *Science* **2001**, 293, 468–471.

- (30) Jia, C.; Chen, Y.; Guo, Y.; Liu, X.; Yang, S.; Zhang, W.; Wang, Z. Valence Band Offset of InN/BaTiO<sub>3</sub> Heterojunction Measured by X-ray Photoelectron Spectroscopy. *Nano. Res. Lett.* **2011**, *6*, 316–320.
- (31) Voora, V. M.; Hofmann, T.; Schubert, M.; Brandt, M.; Lorenz, M.; Grundmann, M.; Ashkenov, N.; Schubert, M. Resistive Hysteresis and Interface Charge Coupling in BaTiO<sub>3</sub>-ZnO Heterostructures. *Appl. Phys. Lett.* **2009**, *94*, 142904-1–142904-3.
- (32) Voora, V. M.; Hofmann, T.; Brandt, M.; Lorenz, M.; Grundmann, M.; Ashkenov, N.; Schmidt, H.; Ianno, N.; Schbert, M. Interface Polarization Coupling in Piezoelectric Semiconductor Ferroelectric Heterostructures. *Phys. Rev. B* **2010**, *81*, 195307–195318.
- (33) Chambers, S. A.; Droubay, T.; Kaspar, T. C.; Gutowski, M. Experimental Determination of Valence Band Maxima for SrTiO<sub>3</sub>, TiO<sub>2</sub>, and SrO and the Associated Valence Band Offsets with Si(001). *J. Vac. Sci. Technol. B* **2004**, 22, 2205–2215.
- (34) Merckling, C.; Saint-Girons, G.; Botella, C.; Hollinger, G.; Heyns, M.; Dekoster, J.; Caymax, M. Molecular Beam Epitaxial Growth of BaTiO<sub>3</sub> single Cyrstal on Ge-on-Si(001) Substrates. *Appl. Phys. Lett.* **2011**, *98*, 092901-1–092901-3.
- (35) Agrawal, A.; Shukla, N.; Ahmed, K.; Datta, S. A unified model for insulator selection to form ultra-low resistivity metal-insulator-semiconductor contacts to n-Si, n-Ge, and n-InGaAs. *Appl. Phys. Lett.* **2012**, *101*, 042108-1–042108-4.
- (36) Jellison, G. E., Jr.; Boatner, L. A.; Lowndes, D. H.; McKee, R. A.; Godbole, M. Optical functions of transparent thin films of SrTiO<sub>3</sub>, BaTiO<sub>3</sub>, and SiO<sub>x</sub> determined by spectroscopic ellipsometry. *Appl. Opt.* **1994**, 33, 6053–6058.
- (37) Bao, D.; Yao, X.; Wakiya, N.; Shinozaki, K.; Mizutani, N. Bandgap energies of sol-gel-derived SrTiO<sub>3</sub> thin films. *Appl. Phys. Lett.* **2001**, 79, 3767–3769.
- (38) Spinelli, A.; Torija, M. A.; Liu, C.; Jan, C.; Leighton, C. Electronic transport in doped SrTiO3: Conduction mechanisms and potential applications. *Phys. Rev. B* **2010**, *81*, 155110–155123.
- (39) Kraut, E. A.; Grant, R. W.; Waldrop, J. R.; Kowalczyk, S. P. Precise Determination of the Valence-Band Edge in X-Ray Photoemission Spectra: Application to Measurement of Semiconductor Interface Potentials. *Phys. Rev. Lett.* **1980**, *44*, 1620–1623.
- (40) Brillson, L. J. Surfaces and Interfaces of Electronic Materials; Wiley-VCH: Weinheim, Germany, 2010.
- (41) Perego, M.; Seguini, G. Charging phenomena in dielectric/semiconductor heterostructures during x-ray photoelectron spectroscopy measurements. *J. Appl. Phys.* **2011**, *110*, 053711-1–053711-11.
- (42) Perego, M.; Molle, A.; Seguini, G. Electronic properties at the oxide interface with silicon and germanium through x-ray induced oxide charging. *Appl. Phys. Lett.* **2012**, *101*, 211606-1–211606-5.
- (43) Atuchina, V. V.; Keslerb, V. G.; Pervukhinac, N. V.; Zhangd, Z. Ti 2p and O 1s core levels and chemical bonding in titanium-bearing oxides. *J. Electron Spectrosc. Phenom.* **2006**, 152, 18–24.
- (44) Caia, H. L.; Wub, X. S.; Gaoa, J. Effect of oxygen content on structural and transport properties in SrTiO<sub>3-x</sub> thin films. *Chem. Phys. Lett.* **2009**, 467, 313–317.
- (45) Gupta, S.; Manik, P. P.; Mishra, R. K.; Nainani, A.; Abraham, M. C.; Lodha, S. Contact resistivity reduction through interfacial layer doping in metal-interfacial layer- semiconductor contacts. *J. Appl. Phys.* **2013**, *113*, 234505-1–234505-7.

ı